Section 18 Universal Serial Bus Interface (USB)
Rev. 3.00 Jan 25, 2006 page 614 of 872
REJ09B0286-0300
18.4.4
Operation on Receiving an IN Token (Endpoints 0, 1, 2, 3 and 4)
Figures 18.10 to 18.13 show the USB function core and LSI firmware operations when the USB
function core receives an IN token (IN transaction). An IN transaction is used for data stage and
status stage of control transfer, interrupt transfer, and bulk transfer.
USB Host
USB Function Core
Slave CPU
Core Interface
Note:
*
When an EP2TS interrupt is specified as a USBIB or USBIC interrupt according to the INTSELR0 setting, the corresponding
interrupt occurs. In this case, if a USBIB or USBIC interrupt occurs, interrupt source determination process is not required.
(Note that TSFR0 must be accessed to clear the flags.)
When a NAK handshake is received from the host, FVSR2 must be rewound to generate an EP2TF interrupt. This EP2TF
interrupt must be handled in the same way as when an IN token is received while the FIFO is empty since an EP2TF interrupt
caused by a NAK handshake and that caused by an IN token are difficult to be distinguished.
Send an IN token
packet
Receive an IN data
packet (8 bytes)
Receive an IN
token packet
Send an IN data
packet (8 bytes)
Modify FVSR2
Receive ACK
Read data from EP2
FIFO
Send an ACK
handshake packet
Send ACK to
the slave CPU
Request an USBID
interrupt (EP2TS)
*
Initiate the USBID
interrupt processing
Read USBIFR0 and check
if a TS interrupt occurs
or not
Read TSFR0 and check
if an EP2TS interrupt occurs
or not
Read FVSR2 and write data
to EPDR2 for the number
of bytes which can be
written to the EP2 FIFO
Write data to the EP2
FIFO
Modify FVSR2 and
enable data transmission
Set the EP2TE bit of
PTTER0 to 1
Complete the USBID
interrupt processing
Clear the EP2TS bit of
TSFR0 to 0
Figure 18.10 Operation on Receiving an IN Token (EP2-IN: Initial FIFO Is Full)
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...