Appendix
Rev. 3.00 Jan 25, 2006 page 862 of 872
REJ09B0286-0300
Port Name
Pin Name
MCU
Operating
Mode
Reset
Hardware
Standby
Mode
Software
Standby
Mode
Watch
Mode
Sleep
Mode
Subsleep
Mode
Subactive
Mode
Program
Execution
State
Port 7
2, 3 (EXPE = 1)
T
T
T
T
T
T
Input port
Input port
2, 3 (EXPE = 0)
Port 8
2, 3 (EXPE = 1)
T
T
kept
kept
kept
kept
I/O port
I/O port
2, 3 (EXPE = 0)
Port 97
WAIT
,
CPWAIT
,
CS256
2, 3 (EXPE = 1)
T
T
T/kept
T/kept
T/kept
T/kept
WAIT
/
CPWAIT
/
CS256
/
I/O port
WAIT
/
CPWAIT
/
CS256
/
I/O port
2, 3 (EXPE = 0)
kept
kept
kept
kept
I/O port
I/O port
Port 96
2, 3 (EXPE = 1)
T
T
[DDR = 1]
H
[DDR = 0]
T
EXCL
input
EXCL
input
EXCL input
Clock output/
EXCL input/
Input port
φ
, EXCL
2, 3 (EXPE = 0)
[DDR =
1]
Clock
output
[DDR =
0]
T
2, 3 (EXPE = 1)
T
T
H
H
H
H
AS
/
IOS
,
HWR
/
CPWE
,
RD
/
CPOE
AS
/
IOS
,
HWR
/
CPWE
,
RD
/
CPOE
Port 95 to 93
AS
,
IOS
,
HWR
,
CPWE
,
RD
,
CPOE
2, 3 (EXPE = 0)
kept
kept
kept
kept
I/O port
I/O port
Port 92, 91
CPCS1
,
CPCS2
2, 3 (EXPE = 1)
T
T
kept
kept
kept
kept
CPCS1
,
CPCS2
/
I/O port
CPCS1
,
CPCS2
/
I/O port
2, 3 (EXPE = 0)
I/O port
I/O port
Port 90
LWR
2, 3 (EXPE = 1)
T
T
H/kept
H/kept
H/kept
H/kept
LWR
/
I/O port
LWR
/
I/O port
2, 3 (EXPE = 0)
kept
kept
kept
kept
I/O port
I/O port
Port A
A17
,
A16
2, 3 (EXPE = 1)
T
T
kept
*
kept
*
kept
*
kept
*
A17, A16/
I/O port
A17, A16/
I/O port
2, 3 (EXPE = 0)
I/O port
I/O port
Legend:
H:
High level
L:
Low level
T:
High impedance
kept: Input ports are in the high-impedance state (when DDR = 0 and PCR = 1, the input pull-up
MOS remains on).
Output ports maintain their previous state.
Depending on the pins, the on-chip peripheral modules may be initialized and the I/O port
function determined by DDR and DR.
DDR: Data direction register
Note:
*
In the case of address output, the last address accessed is retained.
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...