Section 18 Universal Serial Bus Interface (USB)
Rev. 3.00 Jan 25, 2006 page 566 of 872
REJ09B0286-0300
USBIER0 and USBIER1 are initialized to H'00 by a system reset or function software reset (see
section 18.3.16, USB Control Registers 0 and 1 (USBCR0, USBCR1)).
USBIER0
Bit
Bit Name Initial Value R/W
Description
7
—
0
R
Reserved
This bit is always read as 0 and cannot be modified.
6
UDTRE
0
R/W
RFU/FIFO Read Request Interrupt Enable
0: Disables EP5 RFU/FIFO read request interrupt
1: Enables EP5 RFU/FIFO read request interrupt
5
BRSTE
0
R/W
Bus Reset Interrupt Enable
0: Disables bus reset interrupt of USB function core
1: Enables bus reset interrupt of USB function core
4
SOFE
0
R/W
SOF Interrupt Enable
0: Disables USB function core SOF (start of frame)
interrupt
1: Enables USB function core SOF (start of frame)
interrupt
3
SPNDE
0
R/W
Suspend Interrupt Enable
0: Disables USB function core suspend OUT and IN
interrupts
1: Enables USB function core suspend OUT and IN
interrupts
2
TFE
0
R/W
Transfer Abnormal Completion Interrupt Enable
0: Disables transfer abnormal completion interrupt of the
USB function core
1: Enables transfer abnormal completion interrupt of the
USB function core
1
TSE
0
R/W
Transfer Normal Completion Interrupt Enable
0: Disables transfer normal completion interrupt of the
USB function core
1: Enables transfer normal completion interrupt of the
USB function core
0
SETUPE
0
R/W
Setup Interrupt Enable
0: Disables USB function core setup interrupt
1: Enables USB function core setup interrupt
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...