Section 1 Overview
Rev. 3.00 Jan 25, 2006 page 12 of 872
REJ09B0286-0300
Pin No.
Type
Symbol
TBP-112A
I/O
Name and Function
TxD0 to TxD2
F2, C4
L10
Output
Transmit data output pins
RxD0 to RxD2
F1, B3
J9
Input
Receive data input pins
SCK0 to SCK2
A5, D6
C8
Input/
Output
Clock input/output pins. Output format is
NMOS push-pull output.
SSE0I
K9
Input
Input pin to halt SCI_0
Serial
communi-
cation
Interface
(SCI_0,
SCI_1,
SCI_2)
SSE2I
J8
Input
Input pin to halt SCI_2
IrTxD
C4
Output
Encoded data output pin for IrDA
SCI with
IrDA (SCI)
IrRxD
B3
Input
Encoded data input pin for IrDA
SCL0
SCL1
A4
B4
Input/
Output
IIC clock input/output pins. These pins
can drive a bus directly with the NMOS
open drain output.
I
2
C bus
interface
(IIC)
SDA0
SDA1
D5
A3
Input/
Output
IIC data input/output pins. These pins
can drive a bus directly with the NMOS
open drain output.
KIN9
to
KIN0
J8, K9
J5, H5
L4, K4
K3, H4
L2, K2
Input
Keyboard matrix input pins. All pins have
a wake-up function. Normally,
KIN9
to
KIN0
function as key scan inputs, and
P17 to P10 and P27 to P20 function as
key scan outputs. Thus, at a maximum
of 16 outputs x 8 inputs, 128-key matrix
can be configured.
Keyboard
control
WUE15
to
WUE8
B6, A6
C6, B7
A7, C7
D7, A8
Input
Wake-up event input pins. Same wake
up as key wake up can be performed
with various sources.
A/D
converter
AN7 to AN2
H7, L8
J7, K7
L7, H6
Input
Analog input pins
CIN7 to CIN0
J5, H5
L4, K4
K3, H4
L2, K2
Input
Extended A/D conversion input pins
ADTRG
A9
Input
External trigger input pin to start A/D
conversion
D/A
converter
DA1
DA0
H7
L8
Output
Analog output pins
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...