Rev. 3.00 Jan 25, 2006 page xxxii of lii
24.8.1 Program/Program-Verify ..................................................................................... 733
24.8.2 Erase/Erase-Verify............................................................................................... 735
24.9 Program/Erase Protection.................................................................................................. 737
24.9.1 Hardware Protection ............................................................................................ 737
24.9.2 Software Protection.............................................................................................. 737
24.9.3 Error Protection.................................................................................................... 737
24.10 Interrupts during Flash Memory Programming/Erasing ................................................... 738
24.11 Programmer Mode ............................................................................................................ 738
24.12 Usage Notes ...................................................................................................................... 739
Section 25 User Debug Interface (H-UDI)
................................................................... 741
25.1 Features ............................................................................................................................. 741
25.2 Input/Output Pins .............................................................................................................. 743
25.3 Register Descriptions ........................................................................................................ 744
25.3.1 Instruction Register (SDIR) ................................................................................. 744
25.3.2 Bypass Register (SDBPR) ................................................................................... 746
25.3.3 Boundary Scan Register (SDBSR)....................................................................... 746
25.3.4 ID Code Register (SDIDR) .................................................................................. 754
25.4 Operation........................................................................................................................... 755
25.4.1 TAP Controller State Transitions......................................................................... 755
25.4.2 H-UDI Reset ........................................................................................................ 755
25.5 Boundary Scan .................................................................................................................. 756
25.5.1 Supported Instructions ......................................................................................... 756
25.5.2 Notes .................................................................................................................... 757
25.6 Usage Notes ...................................................................................................................... 758
Section 26 Clock Pulse Generator
.................................................................................. 761
26.1 Oscillator........................................................................................................................... 762
26.1.1 Connecting a Crystal Oscillator ........................................................................... 762
26.1.2 External Clock Input Method............................................................................... 763
26.2 Duty Correction Circuit..................................................................................................... 765
26.3 Medium-Speed Clock Divider .......................................................................................... 766
26.4 Bus Master Clock Select Circuit ....................................................................................... 766
26.5 Subclock Input Circuit ...................................................................................................... 766
26.6 Waveform Forming Circuit............................................................................................... 767
26.7 Clock Select Circuit .......................................................................................................... 767
26.8 PLL Circuit ....................................................................................................................... 767
26.9 Usage Notes ...................................................................................................................... 768
26.9.1 Note on Resonator................................................................................................ 768
26.9.2 Notes on Board Design ........................................................................................ 768
26.9.3 Processing for X1 and X2 Pins ............................................................................ 769
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...