Section 3 MCU Operating Modes
Rev. 3.00 Jan 25, 2006 page 62 of 872
REJ09B0286-0300
3.4
Address Map in Each Operating Mode
Figures 3.1 and 3.2 show the address map in each operating mode.
ROM: 256 kbytes, RAM: 10 kbytes
Mode 2 (EXPE = 1)
Advanced mode
Extended mode with
on-chip ROM
ROM: 256 kbytes, RAM: 10 kbytes
Mode 2 (EXPE = 0)
Advanced mode
Single-chip mode
H'03FFFF
H'000000
H'03FFFF
H'000000
On-chip ROM
On-chip ROM
Internal I/O
registers 2
Internal I/O
registers 1
H'FFEFFF
H'FFE080
H'FFFEFF
H'FFFFFF
H'FFFE40
H'FFFF7F
H'FFFF80
H'FFFF00
On-chip RAM
(128 bytes)
External address
space
Internal I/O
registers 2
Internal I/O
registers 1
H'FFEFFF
H'FFE080
H'FFFEFF
H'FFFE40
H'FFFF7F
H'FFFF80
H'FFFF00
On-chip RAM
(128 bytes)
H'FFFFFF
Reserved area
Reserved area
On-chip RAM
(6,144 bytes)
External address
space
CP/CF expansion
area
External address
space
On-chip RAM
(3,968 bytes)
*
1
*
2
*
1
*
2
*
1
*
2
*
1
*
2
Internal I/O
registers 3
On-chip RAM
(3,968 bytes)
Reserved area
Reserved area
On-chip RAM
(6,144 bytes)
H'FF0000
H'FF0000
H'FF07FF
H'FF07FF
H'FF0800
H'FF0800
H'FF1FFF
H'FF7FFF
H'FF7FFF
H'FFC000
H'FFDFFF
Internal I/O
registers 3
H'FFF800
H'FFFE3F
H'FFF800
H'FFFE3F
H'FF2000
H'FF1FFF
H'FF2000
H'07FFFF
External address
space
Reserved area
H'07FFFF
H'F80000
H'FBFFFF
External address
space
256-kbyte
expansion area
Reserved area
Notes: 1. These areas can be used as an external address space by clearing bit RAME in SYSCR to 0.
2. Since this LSI has 18 address output pins (max), the address space to be accessed is
overlapped in the area from H'00000 to H'3FFFF.
H'080000
H'F7FFFF
H'FEFFFF
H'FC0000
H'FF8000
H'FFBFFF
H'FFE07F
H'FFE000
H'FFF7FF
H'FFF000
*
2
*
2
*
2
*
2
*
2
Figure 3.1 Address Map (Mode 2)
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...