Rev. 3.00 Jan 25, 2006 page xviii of lii
2.7.9
Effective Address Calculation.............................................................................. 48
2.8
Processing States............................................................................................................... 50
2.9
Usage Notes ...................................................................................................................... 52
2.9.1
Note on TAS Instruction Usage ........................................................................... 52
2.9.2
Note on Bit Manipulation Instructions................................................................. 52
2.9.3
EEPMOV Instruction........................................................................................... 54
Section 3 MCU Operating Modes
.................................................................................. 55
3.1
Operating Mode Selection................................................................................................. 55
3.2
Register Descriptions ........................................................................................................ 55
3.2.1
Mode Control Register (MDCR) ......................................................................... 56
3.2.2
System Control Register (SYSCR) ...................................................................... 57
3.2.3
Serial Timer Control Register (STCR) ................................................................ 59
3.3
Operating Mode Descriptions ........................................................................................... 60
3.3.1
Mode 2 ................................................................................................................. 60
3.3.2
Mode 3 ................................................................................................................. 61
3.3.3
Pin Functions ....................................................................................................... 61
3.4
Address Map in Each Operating Mode ............................................................................. 62
Section 4 Exception Handling
......................................................................................... 65
4.1
Exception Handling Types and Priority ............................................................................ 65
4.2
Exception Sources and Exception Vector Table ............................................................... 66
4.3
Reset.................................................................................................................................. 67
4.3.1
Reset Exception Handling.................................................................................... 68
4.3.2
Interrupts after Reset............................................................................................ 69
4.3.3
On-Chip Peripheral Modules after Reset Is Cancelled ........................................ 69
4.4
Interrupt Exception Handling............................................................................................ 69
4.5
Trap Instruction Exception Handling................................................................................ 69
4.6
Stack Status after Exception Handling.............................................................................. 70
4.7
Usage Note........................................................................................................................ 71
Section 5 Interrupt Controller
.......................................................................................... 73
5.1
Features ............................................................................................................................. 73
5.2
Input/Output Pins .............................................................................................................. 75
5.3
Register Descriptions ........................................................................................................ 75
5.3.1
Interrupt Control Registers A to D (ICRA to ICRD) ........................................... 76
5.3.2
Address Break Control Register (ABRKCR)....................................................... 77
5.3.3
Break Address Registers A to C (BARA to BARC) ............................................ 78
5.3.4
IRQ Sense Control Registers (ISCR16H, ISCR16L, ISCRH, ISCRL) ................ 79
5.3.5
IRQ Enable Registers (IER16, IER) .................................................................... 81
5.3.6
IRQ Status Registers (ISR16, ISR) ...................................................................... 82
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...