Rev. 3.00 Jan 25, 2006 page xxxix of lii
Figure 14.6
2fH Modification Timing Chart............................................................................ 364
Figure 14.7
Fall Modification and IHI Synchronization Timing Chart.................................... 366
Figure 14.8
IVG Signal/IHG Signal/CL4 Signal Timing Chart............................................... 369
Figure 14.9
CBLANK Output Waveform Generation ............................................................. 372
Section 15 Watchdog Timer (WDT)
Figure 15.1
Block Diagram of WDT ....................................................................................... 374
Figure 15.2
Watchdog Timer Mode (RST/
NMI
= 1) Operation .............................................. 380
Figure 15.3
Interval Timer Mode Operation............................................................................ 381
Figure 15.4
OVF Flag Set Timing ........................................................................................... 381
Figure 15.5
Output Timing of
RESO
Signal............................................................................ 382
Figure 15.6
Writing to TCNT and TCSR (WDT_0) ................................................................ 383
Figure 15.7
Conflict between TCNT Write and Increment...................................................... 384
Figure 15.8
Sample Circuit for Resetting the System by the
RESO
Signal ............................. 385
Section 16 Serial Communication Interface (SCI, IrDA, and CRC)
Figure 16.1
Block Diagram of SCI_1 ...................................................................................... 389
Figure 16.2
Block Diagram of SCI_0 and SCI_2 .................................................................... 390
Figure 16.3
Data Format in Asynchronous Communication
(Example with 8-Bit Data, Parity, Two Stop Bits) ............................................... 417
Figure 16.4
Receive Data Sampling Timing in Asynchronous Mode...................................... 419
Figure 16.5
Relation between Output Clock and Transmit Data Phase
(Asynchronous Mode) .......................................................................................... 420
Figure 16.6
Basic Clock Examples When Average Transfer Rate Is Selected (1)................... 422
Figure 16.7
Basic Clock Examples When Average Transfer Rate Is Selected (2)................... 423
Figure 16.8
Sample SCI Initialization Flowchart..................................................................... 424
Figure 16.9
Example of Operation in Transmission in Asynchronous Mode
(Example with 8-Bit Data, Parity, One Stop Bit) ................................................. 425
Figure 16.10 Sample Serial Transmission Flowchart................................................................. 426
Figure 16.11 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity,
One Stop Bit) ........................................................................................................ 427
Figure 16.12 Sample Serial Reception Flowchart (1) ................................................................ 429
Figure 16.12 Sample Serial Reception Flowchart (2) ................................................................ 430
Figure 16.13 Example of Communication Using Multiprocessor Format
(Transmission of Data H'AA to Receiving Station A).......................................... 432
Figure 16.14 Sample Multiprocessor Serial Transmission Flowchart........................................ 433
Figure 16.15 Example of SCI Operation in Reception (Example with 8-Bit Data,
Multiprocessor Bit, One Stop Bit) ........................................................................ 434
Figure 16.16 Sample Multiprocessor Serial Reception Flowchart (1) ....................................... 435
Figure 16.16 Sample Multiprocessor Serial Reception Flowchart (2) ....................................... 436
Figure 16.17 Data Format in Synchronous Communication (LSB-First) .................................. 437
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...