Rev. 3.00 Jan 25, 2006 page l of lii
Section 18 Universal Serial Bus Interface (USB)
Table 18.1
Pin Configuration ................................................................................................... 555
Table 18.2
FIFO Configuration................................................................................................ 557
Table 18.3
Port 6 Functions ..................................................................................................... 595
Table 18.4
USB Function Core and Slave CPU Functions ...................................................... 603
Table 18.5
Packets Included in Each Transaction .................................................................... 605
Table 18.6
Registers Initialized by Bit UIFRST or FSRST ..................................................... 619
Table 18.7
Endpoint Information ............................................................................................. 622
Table 18.8
USB Interrupt Sources (When SETICNT of USBMDCR Is 0).............................. 625
Table 18.9
USB Interrupt Sources (When SETICNT of USBMDCR Is 1).............................. 625
Section 19 Multimedia Card Interface (MCIF)
Table 19.1
Pin Configuration ................................................................................................... 629
Table 19.2
Correspondence between Commands and Settings of CMDTYR and RSPTYR ... 634
Table 19.3
CMDR Configuration............................................................................................. 637
Table 19.4
Correspondence between Number of Command Response Bytes
and RSPR Register ................................................................................................. 639
Table 19.5
Card States in which Command Sequence Is Halted.............................................. 642
Table 19.6
MCIF Interrupt Sources.......................................................................................... 687
Section 21 D/A Converter
Table 21.1
Pin Configuration ................................................................................................... 692
Table 21.2
D/A Channel Enable............................................................................................... 693
Section 22 A/D Converter
Table 22.1
Pin Configuration ................................................................................................... 699
Table 22.2
Analog Input Channels and Corresponding ADDR Registers................................ 700
Table 22.3
CIN7 to CIN0 Scan by DTC Comparator Scan Function....................................... 704
Table 22.4
A/D Conversion Time (Single Mode) .................................................................... 707
Table 22.5
A/D Converter Interrupt Source ............................................................................. 708
Section 24 ROM
Table 24.1
Differences between Boot Mode and User Program Mode.................................... 719
Table 24.2
Pin Configuration ................................................................................................... 723
Table 24.3
Operating Modes and ROM ................................................................................... 727
Table 24.4
On-Board Programming Mode Settings ................................................................. 727
Table 24.5
Boot Mode Operation............................................................................................. 730
Table 24.6
System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate
Is Possible............................................................................................................... 731
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...