Rev. 3.00 Jan 25, 2006 page xxi of lii
Section 8 RAM-FIFO Unit (RFU)
.................................................................................. 167
8.1
Features ............................................................................................................................. 167
8.2
Register Descriptions ........................................................................................................ 169
8.2.1
FIFO Status/Register/Pointer (FSTR) .................................................................. 169
8.2.2
Base Address Register (BAR).............................................................................. 170
8.2.3
Read Address Pointer (RAR)............................................................................... 170
8.2.4
Write Address Pointer (WAR) ............................................................................. 171
8.2.5
Temporary Pointer (TMP) ................................................................................... 171
8.2.6
Valid Data Byte Number (DATAN) .................................................................... 172
8.2.7
Free Area Byte Number (FREEN)....................................................................... 172
8.2.8
Read Start Address (NRA)................................................................................... 172
8.2.9
Write Start Address (NWA)................................................................................. 173
8.2.10 Data Transfer Control Register A (DTCRA) ....................................................... 173
8.2.11 Data Transfer Control Register B (DTCRB) ....................................................... 175
8.2.12 Data Transfer Status Register C (DTSTRC) ........................................................ 176
8.2.13 Data Transfer ID Register (DTIDR) .................................................................... 178
8.2.14 Data Transfer ID Read/Write Select Register A (DTIDSRA) ............................. 178
8.2.15 Data Transfer ID Read/Write Select Register B (DTIDSRB).............................. 179
8.2.16 Data Transfer Status Register A (DTSTRA)........................................................ 179
8.2.17 Data Transfer Status Register B (DTSTRB)........................................................ 180
8.2.18 Data Transfer Control Register C (DTCRC)........................................................ 180
8.2.19 Data Transfer Control Register D (DTCRD) ....................................................... 181
8.2.20 Data Transfer Interrupt Enable Register (DTIER)............................................... 181
8.2.21 Data Transfer Register Select Register (DTRSR)................................................ 181
8.3
Activation Source and Priority.......................................................................................... 183
8.4
RAM-FIFO Location ........................................................................................................ 184
8.5
RAM-FIFO Pointer ........................................................................................................... 184
8.6
RAM-FIFO Manipulation and RFU Bus Cycles............................................................... 184
8.7
RFU Bus Cycle ................................................................................................................. 188
8.7.1
Clock Division ..................................................................................................... 188
8.7.2
RFU Bus Cycle Insertion ..................................................................................... 189
8.7.3
RFU Response Time ............................................................................................ 189
8.8
Operation........................................................................................................................... 191
8.8.1
Transmission/Reception of Single Data Block .................................................... 191
8.8.2
Transmission/Reception of Consecutive Data Blocks ......................................... 192
8.8.3
RFU Manipulation by USB.................................................................................. 193
8.8.4
RFU Manipulation by SCI ................................................................................... 197
8.8.5
RFU Manipulation by MCIF................................................................................ 200
8.9
Interrupt Sources ............................................................................................................... 202
8.10 RFU Initialization ............................................................................................................. 203
8.11 Usage Notes ...................................................................................................................... 204
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...