Rev. 3.00 Jan 25, 2006 page xxxiii of lii
Section 27 Power-Down Modes
...................................................................................... 771
27.1 Register Descriptions ........................................................................................................ 772
27.1.1 Standby Control Register (SBYCR) .................................................................... 772
27.1.2 Low-Power Control Register (LPWRCR) ........................................................... 774
27.1.3 System Control Register 2 (SYSCR2) ................................................................. 775
27.1.4 Module Stop Control Registers H and L (MSTPCRH, MSTPCRL) Sub-Chip
Module Stop Control Registers BH and BL (SUBMSTPBH, SUBMSTPBL) .... 777
27.2 Mode Transitions and LSI States ...................................................................................... 778
27.3 Medium-Speed Mode........................................................................................................ 781
27.4 Sleep Mode ....................................................................................................................... 782
27.5 Software Standby Mode.................................................................................................... 782
27.6 Hardware Standby Mode .................................................................................................. 784
27.7 Watch Mode...................................................................................................................... 785
27.8 Subsleep Mode.................................................................................................................. 786
27.9 Subactive Mode ................................................................................................................ 787
27.10 Module Stop Mode ........................................................................................................... 787
27.11 Direct Transitions.............................................................................................................. 788
27.12 Usage Notes ...................................................................................................................... 789
27.12.1 I/O Port Status...................................................................................................... 789
27.12.2 Current Consumption when Waiting for Oscillation Stabilization ...................... 789
27.12.3 DTC Module Stop Mode ..................................................................................... 789
Section 28 List of Registers
.............................................................................................. 791
28.1 Register Addresses (Address Order) ................................................................................. 791
28.2 Register Bits...................................................................................................................... 804
28.3 Register States in Each Operating Mode........................................................................... 815
Section 29 Electrical Characteristics
.............................................................................. 825
29.1 Absolute Maximum Ratings ............................................................................................. 825
29.2 DC Characteristics ............................................................................................................ 826
29.3 AC Characteristics ............................................................................................................ 834
29.3.1 Clock Timing ....................................................................................................... 835
29.3.2 Control Signal Timing ......................................................................................... 837
29.3.3 Bus Timing .......................................................................................................... 839
29.3.4 Timing of On-Chip Peripheral Modules .............................................................. 845
29.4 A/D Conversion Characteristics........................................................................................ 856
29.5 D/A Conversion Characteristics........................................................................................ 858
29.6 Flash Memory Characteristics........................................................................................... 859
Appendix
.................................................................................................................................. 861
A.
I/O Port States in Each Pin State....................................................................................... 861
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...