Rev. 3.00 Jan 25, 2006 page xlix of lii
Table 14.9
Examples of TCR, TCSR, TCORA, TCORB, OCRAR, OCRAF,
and TOCR Settings................................................................................................. 368
Table 14.10 HSYNCO Output Modes........................................................................................ 370
Table 14.11 VSYNCO Output Modes........................................................................................ 371
Section 15 Watchdog Timer (WDT)
Table 15.1
Pin Configuration ................................................................................................... 375
Table 15.2
WDT Interrupt Source............................................................................................ 382
Section 16 Serial Communication Interface (SCI, IrDA, and CRC)
Table 16.1
Pin Configuration ................................................................................................... 391
Table 16.2
Relationships between N Setting in BRR and Bit Rate B ...................................... 405
Table 16.3
BRR Settings for Various Bit Rates (Asynchronous Mode) .................................. 406
Table 16.4
Maximum Bit Rate for Each Frequency (Asynchronous Mode)............................ 409
Table 16.5
Maximum Bit Rate with External Clock Input (Asynchronous Mode).................. 409
Table 16.6
BRR Settings for Various Bit Rates (Clocked Synchronous Mode) ...................... 410
Table 16.7
Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode)...... 410
Table 16.8
BRR Settings for Various Bit Rates
(Smart Card Interface Mode, n = 0, s = 372).......................................................... 411
Table 16.9
Maximum Bit Rate for Each Frequency (Smart Card Interface Mode, S = 372) ... 411
Table 16.10 Serial Transfer Formats (Asynchronous Mode) ..................................................... 418
Table 16.11 SSR Status Flags and Receive Data Handling........................................................ 428
Table 16.12 IrCKS2 to IrCKS0 Bit Settings .............................................................................. 458
Table 16.13 SCI Interrupt Sources ............................................................................................. 460
Table 16.14 SCI Interrupt Sources ............................................................................................. 460
Section 17 I
2
C Bus Interface (IIC)
Table 17.1
Pin Configuration ................................................................................................... 476
Table 17.2
Communication Format.......................................................................................... 481
Table 17.3
I
2
C Transfer Rate.................................................................................................... 484
Table 17.4
Flags and Transfer States ....................................................................................... 490
Table 17.5
Restrictions on Accessing IIC Registers ................................................................ 511
Table 17.6
Operation Reservation Commands......................................................................... 513
Table 17.7
Operation When the Operation Reservation Command Is Completed................... 514
Table 17.8
Examples of Operation Using DTC ....................................................................... 532
Table 17.9
Examples of Operation Reservation Adapter Operation Using DTC..................... 533
Table 17.10 IIC Interrupt Sources .............................................................................................. 540
Table 17.11 I
2
C Bus Timing (SCL and SDA Outputs) .............................................................. 541
Table 17.12 Permissible SCL Rise Time (t
sr
) Values................................................................. 542
Table 17.13 I
2
C Bus Timing (with Maximum Influence of t
Sr
/t
Sf
) ............................................. 543
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...