Section 8 RAM-FIFO Unit (RFU)
Rev. 3.00 Jan 25, 2006 page 181 of 872
REJ09B0286-0300
8.2.19
Data Transfer Control Register D (DTCRD)
DTCRD includes enable bits for each pointer set. When the DTE bit is cleared to 0 and then reset
to 1, the empty information is restored.
Bit
Bit Name
Initial Value
R/W
Description
7 to 4
—
All 0
R/(W)
Reserved
The initial value should not be changed.
3
2
1
0
DTE3
DTE2
DTE1
DTE0
0
0
0
0
R/W
R/W
R/W
R/W
Data Transfer Enable 3 to 0
These are enable bits for pointer set numbers 3
to 0.
0: Disables pointer set
1: Enables pointer set
8.2.20
Data Transfer Interrupt Enable Register (DTIER)
Bit
Bit Name
Initial Value
R/W
Description
7 to 4
—
All 0
R/(W)
Reserved
The initial value should not be changed.
3
2
1
0
DTIE3
DTIE2
DTIE1
DTIE0
0
0
0
0
R/W
R/W
R/W
R/W
Data Transfer Interrupt Enable 3 to 0
These are interrupt enable bits for pointer set
numbers 3 to 0.
0: Disables an interrupt generated by DTF
1: Enables an interrupt generated by DTF
8.2.21
Data Transfer Register Select Register (DTRSR)
DTRSR specifies the pointer set number or FIFO status/register/pointer accessed by FSTR. The
resource of the specified pointer number can be accessed from FSTR, DTCRA, DTCRB, DTCRC,
DTIDR, and DTSTRC by specifying the pointer set number.
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...