Section 8 RAM-FIFO Unit (RFU)
Rev. 3.00 Jan 25, 2006 page 191 of 872
REJ09B0286-0300
8.8
Operation
The RFU is presupposed to operate with the following procedure:
•
Enable ID to be written to the RFU, and store data received by the peripheral module into
FIFO.
•
Enable ID to be read from the RAM-FIFO, and supply data transmitted by the peripheral
module from FIFO.
Two IDs can be enabled simultaneously. However, when OVER-READ or OVER-WRITE error
status occurs, sufficient error processing may not be made. Thus, the processing should be made
with a sufficient number of valid data bytes and free area bytes.
When the CPU reads and uses the received data, the read start address of the pointer status and the
number of valid data bytes are used. When the CPU generates data to be transmitted, data is
written to on-chip RAM, and then the RAM address where data is stored in the pointer is written.
8.8.1
Transmission/Reception of Single Data Block
To transmit a single data block or to receive a data block with a known number of bytes, boundary
overflow is convenient. Even if the peripheral module does not include a function to generate an
interrupt at the completion of the specified number of bytes of transfer data, the completion of data
block transmission/reception can be acknowledged by an interrupt from the RFU side. This
interrupt is generated when the RFU pointer reaches the boundary of the FIFO size specified by
bits BUD2 to BUD0 in DTCRA.
Table 8.6 summarizes the settings when boundary overflow is used.
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...