Rev. 3.00 Jan 25, 2006 page xl of lii
Figure 16.18 Sample SCI Initialization Flowchart..................................................................... 438
Figure 16.19 Sample SCI Transmission Operation in Clocked Synchronous Mode.................. 439
Figure 16.20 Sample Serial Transmission Flowchart................................................................. 440
Figure 16.21 Example of SCI Receive Operation in Clocked Synchronous Mode.................... 441
Figure 16.22 Sample Serial Reception Flowchart...................................................................... 442
Figure 16.23 Sample Flowchart of Simultaneous Serial Transmission and Reception.............. 444
Figure 16.24 Pin Connection for Smart Card Interface.............................................................. 445
Figure 16.25 Data Formats in Normal Smart Card Interface Mode........................................... 446
Figure 16.26 Direct Convention (SDIR = SINV = O/
E
= 0)...................................................... 446
Figure 16.27 Inverse Convention (SDIR = SINV = O/
E
= 1).................................................... 447
Figure 16.28 Receive Data Sampling Timing in Smart Card Interface Mode
(When Clock Frequency Is 372 Times the Bit Rate) ............................................ 448
Figure 16.29 Data Re-transfer Operation in SCI Transmission Mode ....................................... 451
Figure 16.30 TEND Flag Set Timings during Transmission ..................................................... 451
Figure 16.31 Sample Transmission Flowchart........................................................................... 452
Figure 16.32 Data Re-transfer Operation in SCI Reception Mode ............................................ 453
Figure 16.33 Sample Reception Flowchart ................................................................................ 454
Figure 16.34 Clock Output Fixing Timing................................................................................. 455
Figure 16.35 Clock Stop and Restart Procedure ........................................................................ 456
Figure 16.36 IrDA Block Diagram ............................................................................................ 456
Figure 16.37 IrDA Transmission and Reception........................................................................ 457
Figure 16.38 Sample Transmission using DTC in Clocked Synchronous Mode ....................... 463
Figure 16.39 Sample Flowchart for Mode Transition during Transmission .............................. 464
Figure 16.40 Pin States during Transmission in Asynchronous Mode (Internal Clock) ............ 464
Figure 16.41 Pin States during Transmission in Clocked Synchronous Mode
(Internal Clock)..................................................................................................... 465
Figure 16.42 Sample Flowchart for Mode Transition during Reception.................................... 465
Figure 16.43 Switching from SCK Pins to Port Pins ................................................................. 466
Figure 16.44 Prevention of Low Pulse Output at Switching from SCK Pins to Port Pins ......... 466
Figure 16.45 Block Diagram of CRC Operation Circuit............................................................ 467
Figure 16.46 LSB-First Data Transmission ............................................................................... 469
Figure 16.47 MSB-First Data Transmission .............................................................................. 469
Figure 16.48 LSB-First Data Reception..................................................................................... 470
Figure 16.49 MSB-First Data Reception.................................................................................... 471
Figure 16.50 LSB-First and MSB-First Transmit Data.............................................................. 472
Section 17 I
2
C Bus Interface (IIC)
Figure 17.1
Block Diagram of I
2
C Bus Interface ..................................................................... 475
Figure 17.2
I
2
C Bus Interface Connections (Example: This LSI as Master)............................ 476
Figure 17.3
State Transitions of TDRE, SDRF, and RDRF Bits ............................................. 507
Figure 17.4
I
2
C Bus Data Formats (I
2
C Bus Formats) ............................................................. 516
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...