Rev. 3.00 Jan 25, 2006 page xxxviii of lii
Figure 12.9
Buffered Input Capture Timing ............................................................................ 303
Figure 12.10 Buffered Input Capture Timing (BUFEA = 1)...................................................... 304
Figure 12.11 Timing of Input Capture Flag (ICFA, ICFB, ICFC, or ICFD) Setting ................. 304
Figure 12.12 Timing of Output Compare Flag (OCFA or OCFB) Setting ................................ 305
Figure 12.13 Timing of Overflow Flag (OVF) Setting .............................................................. 306
Figure 12.14 OCRA Automatic Addition Timing...................................................................... 306
Figure 12.15 Timing of Input Capture Mask Signal Setting ...................................................... 307
Figure 12.16 Timing of Input Capture Mask Signal Clearing.................................................... 307
Figure 12.17 FRC Write-Clear Conflict..................................................................................... 309
Figure 12.18 FRC Write-Increment Conflict ............................................................................. 310
Figure 12.19 Conflict between OCR Write and Compare-Match
(When Automatic Addition Function Is Not Used) .............................................. 311
Figure 12.20 Conflict between OCR Write and Compare-Match
(When Automatic Addition Function Is Used) ..................................................... 312
Section 13 8-Bit Timer (TMR)
Figure 13.1
Block Diagram of 8-Bit Timer (TMR_0 and TMR_1) ......................................... 316
Figure 13.2
Block Diagram of 8-Bit Timer (TMR_Y and TMR_X) ....................................... 317
Figure 13.3
Pulse Output Example .......................................................................................... 330
Figure 13.4
Count Timing for Internal Clock Input................................................................. 331
Figure 13.5
Count Timing for External Clock Input................................................................ 331
Figure 13.6
Timing of CMF Setting at Compare-Match.......................................................... 332
Figure 13.7
Timing of Toggled Timer Output by Compare-Match A Signal .......................... 332
Figure 13.8
Timing of Counter Clear by Compare-Match....................................................... 333
Figure 13.9
Timing of Counter Clear by External Reset Input ................................................ 333
Figure 13.10 Timing of OVF Flag Setting................................................................................. 334
Figure 13.11 Timing of Input Capture Operation ...................................................................... 336
Figure 13.12 Timing of Input Capture Signal
(Input Capture Signal Is Input during TICRR and TICRF Read) ......................... 337
Figure 13.13 Input Capture Signal Selection ............................................................................. 337
Figure 13.14 Conflict between TCNT Write and Clear ............................................................. 340
Figure 13.15 Conflict between TCNT Write and Increment...................................................... 340
Figure 13.16 Conflict between TCOR Write and Compare-Match............................................ 341
Section 14 Timer Connection
Figure 14.1
Block Diagram of Timer Connection.................................................................... 346
Figure 14.2
Timing Chart for PWM Decoding ........................................................................ 359
Figure 14.3
Timing Chart for Clamp Waveform Generation (CL1 and CL2 Signals)............. 360
Figure 14.4
Timing Chart for Clamp Waveform Generation (CL3 Signal) ............................. 360
Figure 14.5
Timing Chart for Measurement of IVI Signal and IHI Signal Divided
Waveform Periods ................................................................................................ 363
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...