Rev. 3.00 Jan 25, 2006 page xix of lii
5.3.7
Keyboard Matrix Interrupt Mask Registers (KMIMRA, KMIMR6)
Wake-Up Event Interrupt Mask Register (WUEMR3)........................................ 83
5.4
Interrupt Sources ............................................................................................................... 84
5.4.1
External Interrupts ............................................................................................... 84
5.4.2
Internal Interrupts................................................................................................. 86
5.5
Interrupt Exception Handling Vector Table...................................................................... 86
5.6
Interrupt Control Modes and Interrupt Operation ............................................................. 90
5.6.1
Interrupt Control Mode 0 ..................................................................................... 92
5.6.2
Interrupt Control Mode 1 ..................................................................................... 94
5.6.3
Interrupt Exception Handling Sequence .............................................................. 96
5.6.4
Interrupt Response Times .................................................................................... 98
5.6.5
DTC Activation by Interrupt................................................................................ 99
5.7
Usage Notes ...................................................................................................................... 101
5.7.1
Conflict between Interrupt Generation and Disabling ......................................... 101
5.7.2
Instructions that Disable Interrupts ...................................................................... 102
5.7.3
Interrupts during Execution of EEPMOV Instruction.......................................... 102
Section 6 Bus Controller
.................................................................................................... 103
6.1
Features ............................................................................................................................. 103
6.2
Input/Output Pins .............................................................................................................. 105
6.3
Register Descriptions ........................................................................................................ 106
6.3.1
Bus Control Register (BCR) ................................................................................ 106
6.3.2
Bus Control Register 2 (BCR2) ........................................................................... 108
6.3.3
Wait State Control Register (WSCR) .................................................................. 110
6.3.4
Wait State Control Register 2 (WSCR2) ............................................................. 112
6.4
Bus Control ....................................................................................................................... 113
6.4.1
Bus Specifications................................................................................................ 113
6.4.2
Advanced Mode................................................................................................... 121
6.4.3
Normal Mode....................................................................................................... 122
6.4.4
I/O Select Signals................................................................................................. 122
6.5
Basic Bus Interface ........................................................................................................... 123
6.5.1
Data Size and Data Alignment............................................................................. 123
6.5.2
Valid Strobes........................................................................................................ 124
6.5.3
Basic Operation Timing ....................................................................................... 125
6.5.4
Wait Control ........................................................................................................ 133
6.6
Burst ROM Interface......................................................................................................... 134
6.6.1
Basic Operation Timing ....................................................................................... 135
6.6.2
Wait Control ........................................................................................................ 136
6.7
Memory Card Interface..................................................................................................... 137
6.7.1
Data Size and Data Alignment............................................................................. 137
6.7.2
Valid Strobes........................................................................................................ 138
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...