Section 19 Multimedia Card Interface (MCIF)
Rev. 3.00 Jan 25, 2006 page 647 of 872
REJ09B0286-0300
19.3.13 Interrupt Control Registers 0, 1 (INTCR0, INTCR1)
The INTCR registers enable or disable an interrupt.
INTCR0
Bit
Bit Name
Initial Value
R/W
Description
7
FEIE
0
R/W
FIFO Empty Interrupt Enable
When this bit is set to 1 while the INTRQ0E bit
is 1, the data FIFO empty interrupt request is
enabled.
6
FFIE
0
R/W
FIFO Full Interrupt Enable
When this bit is set to 1 while the INTRQ0E bit
is 1, the receive data FIFO full interrupt request
is enabled.
5
DRPIE
0
R/W
Data Response Interrupt Enable
When this bit is set to 1 in SPI mode with the
INTRQ1E bit as 1, the data response interrupt
request is enabled.
4
DTIE
0
R/W
Data Transfer End Interrupt Enable
When this bit is set to 1 while the INTRQ1E bit
is 1, the data transfer end interrupt request is
enabled.
3
CRPIE
0
R/W
Command Response End Interrupt Enable
When this bit is set to 1 while the INTRQ1E bit
is 1, the command response end interrupt
request is enabled.
2
CMDIE
0
R/W
Command Transmission End Interrupt Enable
When this bit is set to 1 while the INTRQ1E bit
is 1, the command transmission end interrupt
request is enabled.
1
DBSYIE
0
R/W
Data Busy End Interrupt Enable
When this bit is set to 1 while the INTRQ1E bit
is 1, the data busy end interrupt request is
enabled.
0
BTIE
0
R/W
Multiblock Transfer End Interrupt Enable
When this bit is set to 1 with the INTRQ1E bit
as 1, the multiblock transfer end interrupt
request is enabled.
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...