NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
337 of 345
19. List of tables
Ordering information ......................................... 7
Wait states for write access on EEPROM ....... 17
Wait states for read access on EEPROM ....... 18
Wait states for write access on EEPROM ....... 18
Wait states for read access on EEPROM ....... 19
Clock generator register overview ................... 19
EE_CTRL (address offset 0x0000h) ............... 20
EE_DYN (address offset 0x0004h) ................. 20
EE_STAT_DAT (address offset 0x0008h) ...... 21
EE_STAT_COD (address offset 0x000Ch) ..... 22
EE_CRC_DAT (address offset 0x0010h) ........ 22
EE_CRC_1_COD (address offset 0x001Ch) .. 23
EE_CRC_0_COD (address offset 0x0028h) ... 23
EE_TRIMM (address offset 0x003Ch) ............ 24
EE_ECC_PF_AHB_ERROR_ADDR (address
offset 0x0044h) ............................................... 24
EE_INT_STATUS (address offset 0x0FE0h) .. 25
EE_INT_ENABLE (address offset 0x0FE4h) .. 26
External interrupt sources ............................... 28
NVIC register overview ................................... 30
NVIC_IPRn bit assignments............................ 30
SWD pinning ................................................... 31
SysTick timer (base address 0xE000 E000) ... 31
Voltage and Supply pins connection overview 38
Start-up times of LDOs ................................... 42
Latency of voltage monitors ............................ 45
PMU_STATUS_REG (address offset 0x0000) 46
PMU_BG_MON_CONTROL_REG (address
offset 0x0004) ................................................. 47
PMU_INTERRUPT_CLR_ENABLE_REG
(address offset 0x3FD8) .................................. 50
PMU_INTERRUPT_SET_ENABLE_REG
(address offset 0x3FDC) ................................. 50
PMU_INTERRUPT_CLR_STATUS_REG
(address offset 0x3FE8) .................................. 52
PMU_INTERRUPT_SET_STATUS_REG
(address offset 0x3FEC) ................................. 53
TXLDO Register .............................................. 54
Crystal requirements ....................................... 56
Optimum divider settings for PLL1 and PLL2 .. 61
Clock generator register overview (base
address 0x4001 0000)..................................... 61
CLKGEN_STATUS_REG (address 0000h) ..... 62
Oscillators Registers ....................................... 63
CLKGEN_HFO_XTAL_REG (address 0004h) 63
USB PLL Registers ......................................... 64
CLKGEN_USB_PLL_MDEC_WO_SOFTDEC_R
EG (address 0010h) ........................................ 66
CLKGEN_USB_PLL_NDEC_PDEC_WO_SOFT
DEC_REG (address 0014h) ............................ 67
CLIF PLL register overview ............................. 67
CLKGEN_CLIF_PLL1_CONTROL_REG
(address 0018h) .............................................. 68