NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
295 of 345
Bit
Symbol
Access Reset
Value
Description
15
HSU_WAKEUP_STAN
DBY
R/W
0
1: simulate reception of bytes lost during
wakeup from standby phase (number of
bytes specified in
HSU_WAKEUP_BYTES). Can only be
used once
14
HSU_STOPBIT
R/W
0
0: 1 stop bit
1: 2 stop bits
13
HSU_TX_DIVIDER
R/W
0
0: use HSU_RX_DIVIDER
1: use HSU_RX_1
12:0
HSU_RX_DIVIDER
R/W
0
Clock divider for RX sampling
HOSTIF_HSU_CONTROL_REG
This register is used for the HSU Sample Clock.
Table 329. HOSTIF_HSU_SAMPLE_REG (address offset 0x0018)
Bit
Symbol
Access Reset
Value
Description
31:22
RESERVED
R
0
Reserved
21:11
HSU_TX_CLK_CORR
ECT
R/W
0
Used to correct clock division. If
TX_CLK_CORRECT[i]=1, then duration of
bit[i] will be extended of one clock cycle
10:0
HSU_RX_CLK_CORR
ECT
R/W
0
Used to correct clock division. If
RX_CLK_CORRECT[i]=1, then duration of
bit[i] will be extended of one clock cycle
HOSTIF_HSU_CONTROL_REG
This register is used for the HSU estimated clock dividers.
Table 330. HOSTIF_HSU_EST_CLOCK_DIVIDER_REG (address offset 0x001C)
Bit
Symbol
Access Reset
Value
Description
31:14
RESERVED
R
0
Reserved
13
HSU_EST_TX_DIVIDER
R
0
Estimated clock divider for TX sampling:
0: use HSU_EST_RX_DIVIDER
1: use HSU_EST_RX_D 1
12:0
HSU_EST_RX_DIVIDER
R
0
Estimated clock divider for RX sampling
HOSTIF_HSU_EST_CLOCK_CORRECT_REG
This register is used for the HSU estimated clock correction.