NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
178 of 345
Bit
Symbol
Access
Value
Description
2
SYNC_HIGH
R/W
0* - 1
Defines if the bit grid is fixed at maximum (1) or at a minimum
(0) value of the correlation.
1
FSK
R/W
0*-1
If set to 1, the demodulation scheme is FSK.
0
BPSK
R/W
0*-1
If set to 1, the demodulation scheme is BPSK.
Table 220. CLIF_SIGPRO_ADCBCM_THRESHOLD_REG register (address 00C0h)
* = reset value
Bit
Symbol
Access
Value
Description
31:29
RESERVED
R
0
Reserved
28:16
EDGE_DETECT_TH R/W
0000h* -
1FFFFh
Threshold for the edge decision block of the ADCBCM
15:13
RESERVED
R
0
Reserved
12:0
BIT_DETECT_TH
R/W
0000h* -
1FFFFh
Threshold for the “bit” decision block of the ADCBCM.
Table 221. CLIF_AGC_CONFIG0_REG register (address 00CCh)
* = reset value
Bit
Symbol
Access
Value
Description
31
INTERNAL_USE
R/W
0
For internal use
30:24
FOR INTERAL
USE
R/W
0*-7Fh
For internal use
23:15
INTERNAL_USE
R/W
0*-1FFh
For internal use
14:5
AGC_TIME_CONST
ANT
R/W
0*-3FFh
Time constant for the AGC update. An AGC period is given
by (AGC_TIME_C1) * 13.56 MHz
4
INTERNAL_USE
R/W
0*, 1
For internal use
3
AGC_INPUT_SEL
R/W
0*, 1
Selects the AGC value to be loaded into the AGC and the
source for manual mode:
2
AGC_LOAD
W
0*, 1
If set, one AGC control value is loaded from
1
AGC_MODE_SEL
R/W
0*, 1
Selects the operation mode of the AGC:
0*
Rx-Divider is controlled by the register
CLIF_AGC_INPUT_REG.AGC_CM_VALUE or
CLIF_AGC_INPUT_REG.AGC_RM_VALUE (Dependent on
AGC_INPUT_SEL).
1
Rx-Divider value is controlled by the AGC.
0
AGC_MODE_ENABL
E
R/W
0*-1
If set, the AGC is enabled. If not set, the Rx-Divider is
controlled by either the internal AGC register or a register
value (dependent on AGC_MODE_SEL).
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings