NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
23 of 345
Bit
Symbol
Access
Value
Description
27:16
ee_CRC_DAT_ADDR_END
R/W
7FFh
EEPROM CRC calculation end address
corresponding to a native 16-bit data
access (AHB memory map divided by 2)
15:12
RESERVED
-
0
Reserved
11:0
ee_CRC_DAT_ADDR_START
R/W
000h
EEPROM CRC calculation start address
corresponding to a native 16-bit data
access (AHB memory map divided by 2)
Table 13. EE_CRC_1_COD_INIT (address offset 0x0018h)
Bit
Symbol
Access
Value
Description
31:0
ee_crc_1_COD_INIT
R/W
FFFFh
FLASH_1 CRC Init Value loaded as soon
as CRC_CLEAR_1_COD is high,
meaning that FLASH_1 CRC must be set
before CRC_CLEAR_1_COD.
Table 14. EE_CRC_1_COD (address offset 0x001Ch)
Bit
Symbol
Access
Value
Description
31:0
ee_crc_1_COD
R
FFFFh
FLASH_1 CRC value
Table 15. EE_CRC_1_COD_ADDR (address offset 0x0020h)
Bit
Symbol
Access
Value
Description
31:16
ee_CRC_1_COD_ADDR_END
R/W
4FFFh
FLASH_1 CRC calculation end address
corresponding to a native 32-bit data
access (AHB Memory Map divided by 8)
15:0
ee_CRC_1_COD_ADDR_START R/W
0000h
FLASH_1 CRC calculation start address
corresponding to a native 32-bit data
access (AHB memory map divided by 8)
Table 16. EE_CRC_0_COD_INIT (address offset 0x0024h)
Bit
Symbol
Access
Value
Description
31:0
ee_crc_0_COD_INIT
R/W
FFFFh
FLASH_0 CRC Init value loaded as soon
as CRC_CLEAR_0_COD is high,
meaning that FLASH_0 CRC must be set
before CRC_CLEAR_0_COD.
Table 17. EE_CRC_0_COD (address offset 0x0028h)
Bit
Symbol
Access
Value
Description
31:0
ee_crc_0_COD
R
FFFFh
FLASH_0 CRC value