NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
20 of 345
Name
Address
offset
Width
(bits)
Access
Reset value
Description
EE_INT_CLR_STATUS
0FE8h
32
W
0000_0000h
Interrupt CLR_STATUS
commands
EE_INT_SET_STATUS
0FECh
32
W
0000_0000h
Interrupt SET_STATUS
commands
3.7 Register description
Table 7.
EE_CTRL (address offset 0x0000h)
Bit
Symbol
Access Value
Description
31:16
RESERVED
-
0
Reserved
15
ECC_PF_AHB_ERROR_ENABLE
R/W
0
when ’1’ enables the AHB error
generation when FLASH read data cannot
be corrected by the ECC mechanism and
automatically set the FAST_COD bit to ’0’
to put the FLASH in slow mode.
14
PFLASH_READ_PREFETCH_DI
S
R/W
0
When ’1’ disables read prefetching for the
Flash memories
13
BLOCK_1_COD
R/W
0
Block mode for FLASH_1
12
BNWSENS_1_COD
R/W
0
voltage drop sensor enable for FLASH_1
11
SKIPPRG_1_COD
R/W
0
skip program if erase fails for FLASH_1
10
STOP_1_COD
R/W
0
stop ramp-up at low power for FLASH_1
9
PFLASH_DOUT_SYNCHRO_DI
S
R/W
0
when ’0’ output PAGEFLASH data is
synchronized with the system clock to
ensure that following ECC calculation is
made on stable data. It is automatically
set to ’1’ if FAST_COD = ’1’.
8
POWER_DOWN_1_COD
R/W
0
power down FLASH_1 block
7
BLOCK_0_COD
R/W
0
block mode for FLASH_0
6
BNWSENS_0_COD
R/W
0
voltage drop sensor enable for FLASH_0
5
SKIPPRG_0_COD
R/W
0
skip program if erase fails for FLASH_0
4
STOP_0_COD
R/W
0
stop ramp-up at low power for FLASH_0
3
FAST_COD
R/W
0
fast access for both FLASH_0 and
FLASH_1. It is automatically set to ’0’ if
EE_CTRL.ECC_PF_AHB_ERROR_ENAB
LE register is set to ’1’
2
POWER_DOWN_0_COD
R/W
0
power down FLASH block
1
FAST_DAT
R/W
0
fast EEPROM data access
0
power_down_dat
R/W
0
power down EEPROM block
Table 8.
EE_DYN (address offset 0x0004h)
Bit
Symbol
Access
Value
Description
31:24
RESERVED
-
0
Reserved