NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
245 of 345
14.1.9.12 INT_CLR_ENABLE_REG
This register is a collection of Clear Interrupt Enable commands. Writing 1 to this register
does clear the corresponding Interrupt Request ENABLE flag. Writing 0 to this register
has no effect.
Table 287. INT_CLR_ENABLE_REG (address offset 0x3FD8)
Legend: * reset value; <= mandatory value
Bit
Symbol
Access
Value
Description
31:12
RESERVED
R
0x0*
reserved
11
CLR_ENABLE_TX_FIFO_
THRES
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
10
CLR_ENABLE_RX_FIFO_
THRES
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
9
CLR_ENABLE_FIFO_EM
PTY
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
8
CLR_ENABLE_FIFO_FUL
L
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
7:4
RESERVED
R
0x0*
reserved
3
CLR_ENABLE_I2C_BUS_
ERROR
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
2
CLR_ENABLE_NACK
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
1
CLR_ENABLE_ARB_FAIL
URE
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
0
CLR_ENABLE_TRN_COM
PLETED
W
0x0*
Writing 1 to this register does clear the corresponding IRQ
ENABLE flag
14.1.9.13
INT_SET_ENABLE_REG
This register is a collection of Set Interrupt Enable commands. Writing 1 to this register
does set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has
no effect.
Table 288. INT_SET_ENABLE_REG (address offset 0x3FDC)
Legend: * reset value; <= mandatory value
Bit
Symbol
Access
Value
Description
31:12
RESERVED
R
0x0*
reserved
11
SET_ENABLE_TX_FIFO_
THRES
W
0x0*
Writing 1 to this register does set the corresponding IRQ
ENABLE flag
10
SET_ENABLE_RX_FIFO_
THRES
W
0x0*
Writing 1 to this register does set the corresponding IRQ
ENABLE flag
9
SET_ENABLE_FIFO_EMP
TY
W
0x0*
Writing 1 to this register does set the corresponding IRQ
ENABLE flag
8
SET_ENABLE_FIFO_FUL
L
W
0x0*
Writing 1 to this register does set the corresponding IRQ
ENABLE flag
7:4
RESERVED
R
0x0*
reserved
3
SET_ENABLE_I2C_BUS_
ERROR
W
0x0*
Writing 1 to this register does set the corresponding IRQ
ENABLE flag