NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
84 of 345
Name
Address
Offset
Width
(bits)
Access
Reset value
Description
PCR_INT_ENABLE_REG
0x3FE4
32
r-m
0x00000000
interrupt enable
PCR_INT_CLR_STATUS_RE
G
0x3FE8
32
-wm
0x00000000
interrupt clear status
PCR_INT_SET_STATUS_RE
G
0x3FEC
32
-wm
0x00000000
interrupt set status
8.8 Register description
Table 72. PCR_GPREG0_REG (address offset 0x00)
Bit
Symbol
Access
Value
Description
31:0
PCR_GPREG0
R/W
0
general-purpose register 0 for SW
Table 73. PCR_GPREG1_REG (address offset 0x04)
Bit
Symbol
Access
Value
Description
31:0
PCR_GPREG1
R/W
0
general-purpose register 1 for SW
Table 74. PCR_GPREG2_REG (address offset 0x08)
Bit
Symbol
Access
Value
Description
31:0
PCR_GPREG2
R/W
0
general-purpose register 2 for SW
Table 75. PCR_SYS_REG (address offset 0x0C)
Bit
Symbol
Access
Value
Description
31:12
RESERVED
rw
0x00
Reserved
11
AUTOMATIC_CT_DEACT
rw
0x00
1: Enables automatic initiation of CT deactivation
sequence when VBUSP voltage goes below
programmed range.
10
AUTOMATIC_HPD
rw
0x00
1: Enables PCR to go automatically into HPD state when
the VBUS voltage goes below programmed voltage of
2.3 V/2.7 V
0: PCR stays in operating state even if VBUS goes
below threshold voltage
9
PVDD_INT
rw
0x00
Indicates that PVDD is being supplied using internal
PVDD LDO
1: Enable Internal PVDD LDO
8
ENABLE_CT
rw
0x01
1: Enable the Contact interface.
0: Disable Contact Interface
7
PVDD_M_IRQ_VAL
rw
0x00
Selects the PVDD_M voltage trigger level
0: PVDD_M voltage trigger level 1.8 V
1: PVDD_M voltage trigger level 3.3 V
6
PVDD_M_IRQ_EN
rw
0x00
Enables the PVDD_M IRQ