NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
162 of 345
Bit
Symbol
Access
Value
Description
101
212 kHz
110
424 kHz
111
848 kHz
Table 197. CLIF_TX_FRAME_CONFIG_REG register (address 0038h)
* = reset value
Bit
Symbol
Access
Value
Description
31:19
RESERVED
R
0
Reserved
18:16
TX_DATA_CODE_T
YPE
R/W
0*- 7
Specifies the type of encoding of data to be used
000b
No special code
001b
1 out of 4 code [I-Code SLI]
010b
1 out of 256 code [I-Code SLI]
011b
Pulse interval encoding (PIE) [I-Code EPC-V2]
100b
2-bit tuple code (intended only for test purposes)
101-111b
Reserved
15:13
TX_STOPBIT_TYPE R/W
0*- 7
Enables the stop bit (logic “1”) and extra guard time (logic
“1”). The value 0 disables transmission of stop-bits.
000b
no stop-bit, no EGT
001b
stop-bit, no EGT
010b
stop-bit + 1 EGT
011b
stop-bit + 2 EGT
100b
stop-bit + 3 EGT
101b
stop-bit + 4 EGT
110b
stop-bit + 5 EGT
111b
stop-bit + 6 EGT
12
TX_STARTBIT_ENA
BLE
R/W
0*- 1
If set to 1, a start-bit (logic “0”) will be send
11
TX_MSB_FIRST
R/W
0*
If set to 1, data bytes are interpreted MSB first for data
transmission
10
TX_PARITY_LAST_I
NV
_ENABLE
R/W
0*
If set to 1, the parity bit of last byte (data or crc) is
inverted
9
TX_PARITY_TYPE
R/W
0*- 1
Defines the type of the parity bit
0
Even Parity is calculated
1
Odd parity is calculated
8
TX_PARITY_ENABL
E
R/W
0*- 1
If set to 1, a parity bit is calculated and appended to each
byte transmitted.
If the Transmission Of Data Is Enabled and
TX_NUM_BYTES_2_SEND is zero, then a
NO_DATA_ERROR occurs.
7:5
RESERVED
R
0
Reserved