NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
263 of 345
14.2.9.13 SPIM_INT_STATUS_REG
This register is a collection of Interrupt Status commands. Writing 1 to this register does
set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has no
effect.
Table 307. SPIM_INT_STATUS_REG (address offset 0x3FE0)
Bit
Symbol
Access Reset
Value
Description
31:10
RESERVED
R
0
Reserved
9
AHB_ADDR_ERROR_STAT
US
R
0
AHB address overflow Error interrupt
status
8
AHB_ERROR_STATUS
R
0
AHB Slave Error interrupt status
7:3
RESERVED
R
0
Reserved
2
WATERLEVEL_REACHED_S
TATUS
R
0
Water level reached interrupt status
1
EOT_STATUS
R
0
EOT interrupt status
0
EOR_STATUS
R
0
EOR interrupt status
14.2.9.14 SPIM_INT_ENABLE_REG
This register is a collection of Interrupt Enable commands. Writing 1 to this register does
set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has no
effect.
Table 308. SPIM_INT_ENABLE_REG (address offset 0x3FE4)
Bit
Symbol
Access Reset
Value
Description
31:10
RESERVED
R
0
Reserved
9
AHB_ADDR_ERROR_ENAB
LE
R
0
AHB address overflow Error interrupt
enable
8
AHB_ERROR_ENABLE
R
0
AHB Slave Error interrupt enable
7:3
RESERVED
R
0
Reserved
2
WATERLEVEL_REACHED_E
NABLE
R
0
Water level reached interrupt enable
1
EOT_ENABLE
R
0
EOT interrupt enable
0
EOR_ENABLE
R
0
EOR interrupt enable
14.2.9.15 SPIM_INT_CLR_STATUS_REG
This register is a collection of Clear Interrupt Status commands. Writing 1 to this register
does set the corresponding Interrupt Request ENABLE flag. Writing 0 to this register has
no effect.
Table 309. SPIM_INT_CLR_STATUS_REG (address offset 0x3FE8)
Bit
Symbol
Access Reset
Value
Description
31:10
RESERVED
W
0
Reserved