NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
306 of 345
Bit
Symbol
Access Reset
Value
Description
5
RX_BUFFER_NOT_A
VAILABLE_CLR_ENA
BLE
W
0
1 - clear enable for no receive buffers
available interrupt
0 - no effect
4
EOT_CLR_ENABLE
W
0
1 - clear enable for EOT interrupt
0 - no effect
3:0
EOR_CLR_ENABLE
W
0
1 - clear enable for End of Reception
(EOR) in buffer N (0<=N<=3) interrupt
0001 - clear enable for EOR interrupt for
RX buffer 0
0010 - clear enable for EOR interrupt for
RX buffer 1
0100 - clear enable for EOR interrupt for
RX buffer 2
1000 - clear enable for EOR interrupt for
RX buffer 3
0000 - no effect
[1] An interrupt event which has its clear enable bit set simply means that the external interrupt is not
asserted. However, the event itself is still triggered. Thus, even if the CPU is using a polling mechanism
instead of being interrupt-driven, the firmware must still ensure that the event is cleared by setting the
associated bit in register HOSTIF_INT_CLR_STATUS_REG.
HOSTIF_INT_SET_ENABLE_REG
This register is a collection of set interrupt enable commands. Writing 1 to this register
does set the corresponding interrupt request enable flag. Writing 0 to this register has no
effect.
Table 349. HOSTIF_INT_SET_ENABLE_REG (address offset 0x3FDC)
Bit
Symbol
Access Reset
Value
Description
31:27
RESERVED
W
0
Reserved
26
HSU_RX_FER_SET_E
NABLE
W
0
1 - set enable for HSU RX frame error
interrupt0 - no effect
25
BUFFER_CFG_CHAN
GED_ERROR_SET_E
NABLE
W
0
1 - set enable for buffer configuration
changed during use interrupt
0 - no effect
24
AHB_WR_SLOW_SET
_ENABLE
W
0
1 - set enable for slow AHB during write
operation interrupt
0 - no effect
23
AHB_RD_SLOW_SET
_ENABLE
W
0
1 - set enable for slow AHB during read
operation interrupt
0 - no effect
22
AHB_ERROR_SET_E
NABLE
W
0
1 - set enable for ahb_error (hresp=1,
oraddress overflow) interrupt
0 - no effect