NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
96 of 345
Table 92. PCR_PADDWL_REQ_REG (address offset 0x50)
Bit
Symbol
Access
Value
Description
31:5
RESERVED
rw
0x00
Reserved
4
DWLREQ_SLEW_RATE
rw
0x00
Select driver strength for DWLREQ
1: Enable slew for DWL_REQ
3:2
DWLREQ_PUPD
rw
0x00
Enable pull Up/Down on DWLREQ
10: Enable pull up
11: Enable pull down
1
DWLREQ_EN_OUT
rw
0x00
1: Enables output driver for DWLREQ
0
DWLREQ_EN_IN
rw
0x01
1: Enables input driver for DWLREQ
Table 93. PCR_PAD_INT_AUX_REG (address offset 0x54)
Bit
Symbol
Access
Value
Description
31:8
RESERVED
rw
0x00
Reserved
7
INT_AUX_ACTIVE_LOW_E
N
rw
0x00
Configures INT_AUX to be interpreted as active low
signal
1: INT_AUX is active low
0: INT_AUX active high
6
INT_AUX_GPIOMODE_EN rw
0x00
Puts the INT_AUX PAD in GPIO mode (By default in I2C
mode)
1: Enable GPIO mode for INT_AUX pads
0: INT_AUX pad in functional mode
5
INT_AUX_SW_ENABLE
rw
0x00
Enabling software register control for INT_AUX
1: Enable software control for INT_AUX pad
4
INT_AUX_SLEW_RATE
rw
0x00
Select Driver Strength for INT_AUX
1: Enable slew for INT_AUX pad
3:2
INT_AUX_PUPD
rw
0x00
Enable PullUp/Down on INT_AUX
10: Enable Pull up
11: Enable Pull down
1
INT_AUX_EN_OUT
rw
0x00
1: Enables output driver for INT_AUX
0
INT_AUX_EN_IN
rw
0x01
1: Enables input driver for INT_AUX
Table 94. PCR_PAD_IO_AUX_REG (address offset 0x58)
Bit
Symbol
Access
Value
Description
31:7
RESERVED
rw
0x00
Reserved
6
IO_AUX_GPIOMODE_EN
rw
0x00
Puts the IO_AUX PAD in GPIO mode (By default in I2C
mode)
1: IO_AUX pad in GPIO mode
0: IO_AUX pad in functional mode
5
IO_AUX_SW_ENABLE
rw
0x00
1: Enabling software register control for IO_AUX
4
IO_AUX_SLEW_RATE
rw
0x00
Select Driver Strength for IO_AUX