NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
181 of 345
Bit
Symbol
Access
Value
Description
17
INTERNAL_USE
R/W
0*, 1
For internal use
16
INTERNAL_USE
R/W
0*, 1
For internal use
15
INTERNAL_USE
R/W
0*, 1
For internal use
14
INTERNAL_USE
R/W
0*, 1
For internal use
13
INTERNAL_USE
R/W
0*, 1
For internal use
12
INTERNAL_USE
R/W
0*, 1
For internal use
11
INTERNAL_USE
R/W
0*, 1
For internal use
10
INTERNAL_USE
R/W
0*, 1
For internal use
9:8
RFDET_SOURCE_S
EL
R/W
0*- 3
Select the source for RF-Field detection
0*
NFC-Level detector indication signal is used
1
RF-Level detector indication signal is used
2
NFC- and RF-Level detector indication signal is used
3
Override - RF-Field detected is emulated
7
INTERNAL_USE
R/W
0*, 1
For internal use
6
INTERNAL_USE
R/W
0*, 1
For internal use
5
INTERNAL_USE
R/W
0*, 1
For internal use
4
INTERNAL_USE
R/W
0*, 1
For internal use
3
INTERNAL_USE
R
0
For internal use
2
INTERNAL_USE
R/W
0*, 1
For internal use
1
INTERNAL_USE
R/W
0*, 1
For internal use
0
INTERNAL_USE
R/W
0*, 1
For internal use
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings
Table 227. CLIF_ANA_NFCLD_REG register (address 0100h)
* = reset value
Bit
Symbol
Access
Value
Description
31:9
RESERVED
R
0
Reserved
8
CM_PD_NFC_DET
R/W
0 – 1*
Power Down NFC level detector
7:6
RESERVED
R
0
Reserved
5:0
CM_RFL_NFC
R/W
0h,4h* - Fh
Programming of detection level
Table 228. CLIF_ANA_TX_CLK_CONTROL_REG register (address 0104h)
* = reset value
Bit
Symbol
Access
Value
Description
31:11
RESERVED
R
0
Reserved
10:8
TX_CLK_MODE_OV
UN_PREV
R/W
0*- 7
Defines the TX clockmode for the period the
overshoot/undershoot prevention is active
7
TX2_INV_RM
R/W
0, 1*
if 1 -> TX output is inverted (clk_13m56_n is used); 0
-> clk_13m56 is used