NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
155 of 345
Name
Address
offset
Width
(bits)
Access
Reset value Description
INTERNAL_USE
0124h
32
R/W
00000000h
For internal use
CLIF_ANA_TX_SHAPE_CONTROL
_REG
0128h
32
R/W
00000000h
Analog TX shaping control register
INTERNAL_USE
012Ch
32
R/W
00000000h
For internal use
CLIF_ANA_TEST_REG
01FCh
32
R/W
0050004Ah Analog test control register
INTERNAL_USE
0200h
32
R/W
FF000000h For internal use
INTERNAL_USE
0204h
32
R/W
00000000h
For internal use
CLIF_DPLL_INIT_REG
0208h
32
R/W
00000000h
DPLL Configuration Register
INTERNAL_USE
020Ch
32
R/W
00000000h
For internal use
INTERNAL_USE
0210h
32
R/W
00000000h
For internal use
INTERNAL_USE
0214h
32
R/W
00000000h
For internal use
INTERNAL_USE
0218h
32
R/W
00000000h
For internal use
CLIF_INT_CLR_ENABLE_REG
3FD8h
32
W
00000000h
Interrupt register
CLIF_INT_SET_ENABLE_REG
3FDCh
32
W
00000000h
Interrupt register
CLIF_INT_STATUS_REG
3FE0h
32
R
00000000h
Interrupt register
CLIF_INT_ENABLE_REG
3FE4h
32
R
00000000h
Interrupt register
CLIF_INT_CLR_STATUS_REG
3FE8h
32
W
00000000h
Interrupt register
CLIF_INT_SET_STATUS_REG
3FECh
32
W
00000000h
Interrupt register
12.6 Register description
Table 186. CLIF_CONTROL_REG register (address 0000h)
* = reset value
Bit
Symbol
Access
Value
Description
31:4
RESERVED
R
0
Reserved
3
START_SEND
D
0*, 1
Set to logic 1, the data transmission is started.
Note:
This bit is only valid in combination with the transceive command
Note:
If TXWait is set to a value other than zero the TXWait period
configured must be expired as well that the transmission starts
As soon as the transmission started this bit is cleared by hardware.
2:0
COMMAND
D
0 - 5
These registers hold the command bits
0*
IDLE/StopCom Command; stops all ongoing communication and set
the CLIF to IDLE mode; reset value
1
Transmit command; starts a transmission immediately
2
Receive command; enables the receiver. After end of reception the bits
are clear and IDLE
3
Transceive command; initiates a transceive cycle.
Note:
Depending on the value of the Initiator bit a transmission is
started or the receiver is enabled