
Audio Interface Module (AIM)
MCF5253 Reference Manual, Rev. 1
17-4
Freescale Semiconductor
The IEC958 receiver and transmitter handle the main data audio stream in the same way as the IIS
receivers and transmitters. This is done using the internal Audio Data Bus. Additionally, they support the
IEC958 “C” and “U” channels. IEC958 “C” and “U” channel data is interfaced directly to
memory-mapped registers (
22, 26, 27
and
28)
.
17.2
Audio Interface Memory Map and Register Definitions
The registers and register field descriptions are provided in this section for the Audio Interface. These
registers include the following registers: Interrupt Mask and Interrupt Status registers, Serial and Digital
Audio Interface registers, Receive Interface registers, Data Exchange registers, CDROM Block Encoder
and Decoder registers, DMA Configuration registers, Phase Configuration register, and the XTrim register.
17.3
Audio Interface Memory Map
All of the Audio Interface registers listed in
have already been shown in the various parts of
this chapter. They are repeated here as a quick reference.
Table 17-1. Audio Interface Memory Map
Address
Register Name
Sze
Bits
Access
MBAR2 + 0x10
I
2
S1 configuration
32
RW
MBAR2 + 0x14
I
2
S 2 configuration
32
RW
MBAR2 + 0x18
I
2
S 3 configuration
32
RW
MBAR2 + 0x1C
I
2
S 4 configuration for SCLK4
32
RW
MBAR2 + 0x20
EBU 1 configuration
32
RW
MBAR2 + 0x24
EBU 1 Receive C Channel
32
R
MBAR2 + 0x28
EBU 1 Transmit C Channel
32
RW
MBAR2 + 0xD0
EBU 2 configuration
32
RW
MBAR2 + 0xD4
EBU 2 Receive C Channel
32
R
MBAR2 + 0xDC
EBU 2 Transmit C Channel
32
RW
MBAR2 + 0x30
DataIn Control
32
RW
MBAR2 + 0x34
MBAR2 + 0x38
MBAR2 + 0x3C
MBAR2 + 0x40
Processor data in 1 Left (PDIR1-L)
32
R
MBAR2 + 0x44
MBAR2 + 0x48
MBAR2 + 0x4C
MBAR2 + 0x50
Processor data in 3 Left (PDIR3-L)
32
R
MBAR2 + 0x54
MBAR2 + 0x58
MBAR2 + 0x5C
MBAR2 + 0x60
Processor data in 1 Right (PDIR1-R)
32
R
Содержание MCF5253
Страница 1: ...Document Number MCF5253RM Rev 1 08 2008 MCF5253 Reference Manual...
Страница 26: ...MCF5253 Reference Manual Rev 1 xxvi Freescale Semiconductor...
Страница 32: ...MCF5253 Reference Manual Rev 1 xxxii Freescale Semiconductor...
Страница 46: ...MCF5253 Introduction MCF5253 Reference Manual Rev 1 1 14 Freescale Semiconductor...
Страница 62: ...Signal Description MCF5253 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Страница 98: ...Instruction Cache MCF5253 Reference Manual Rev 1 5 10 Freescale Semiconductor...
Страница 104: ...Static RAM SRAM MCF5253 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Страница 128: ...Synchronous DRAM Controller Module MCF5253 Reference Manual Rev 1 7 24 Freescale Semiconductor...
Страница 144: ...Bus Operation MCF5253 Reference Manual Rev 1 8 16 Freescale Semiconductor...
Страница 176: ...System Integration Module SIM MCF5253 Reference Manual Rev 1 9 32 Freescale Semiconductor...
Страница 198: ...Analog to Digital Converter ADC MCF5253 Reference Manual Rev 1 12 6 Freescale Semiconductor...
Страница 246: ...DMA Controller MCF5253 Reference Manual Rev 1 14 18 Freescale Semiconductor...
Страница 282: ...UART Modules MCF5253 Reference Manual Rev 1 15 36 Freescale Semiconductor...
Страница 298: ...Queued Serial Peripheral Interface QSPI Module MCF5253 Reference Manual Rev 1 16 16 Freescale Semiconductor...
Страница 344: ...Audio Interface Module AIM MCF5253 Reference Manual Rev 1 17 46 Freescale Semiconductor...
Страница 362: ...I2 C Modules MCF5253 Reference Manual Rev 1 18 18 Freescale Semiconductor...
Страница 370: ...Boot ROM MCF5253 Reference Manual Rev 1 19 8 Freescale Semiconductor...