
System Integration Module (SIM)
MCF5253 Reference Manual, Rev. 1
9-8
Freescale Semiconductor
shows all possible primary source priority schemes for the MCF5253. The interrupt source in
this table can be any internal interrupt source programmed to the given level and priority. For example,
assume that two internal interrupt sources were programmed to IL[2:0] =110, one having a priority of
IP[1:0] = 01 and one having a priority of IP[1:0] = 10. If both assert an interrupt request at the same time,
the order of servicing would occur as follows:
1. Internal module with IL[2:0] =110 and IP[1:0] = 10 would be serviced first
2. Internal module with IL[2:0] = 110 and IP[1:0] = 01 would be serviced last
Address See Memory Map
Access: User read/write
7
6
5
4
3
2
1
0
R
AVEC
IL[2]
IL[1]
IL[0]
IP[1]
IP[0]
W
Reset
0
–
–
0
0
0
0
0
Figure 9-4. Interrupt Control Register (ICR)
Table 9-6. Interrupt Control Register (ICR) Field Descriptions
Field
Description
7
AVEC
The Autovector Enable bit determines whether the interrupt-acknowledge cycle requires an autovector response (for
the internal interrupt level indicated in IL[2:0] for each interrupt).
0 Interrupting source returns vector during interrupt-acknowledge cycle
1 SIM generates auto vector during interrupt acknowledge cycle
6–5
Reserved.
4–2
IL
The Interrupt Level bits indicate the interrupt level assigned to each interrupt input.
1–0
IP
The Interrupt Priority bits indicate the interrupt priority within the interrupt level assignment.
shows the
priority levels associated with the IP contents.
Table 9-7. Interrupt Priority Assignment
IP[1:0]
Priority
00
Lower
01
Low
10
High
11
Higher
Table 9-8. Interrupt Priority Scheme
Interrupt Level
Internal Module ICR Reg
Interrupt Source
IL[2:0]
IP[1]
IP[0]
7
111
1
1
Internal Module
7
111
1
0
Internal Module
Содержание MCF5253
Страница 1: ...Document Number MCF5253RM Rev 1 08 2008 MCF5253 Reference Manual...
Страница 26: ...MCF5253 Reference Manual Rev 1 xxvi Freescale Semiconductor...
Страница 32: ...MCF5253 Reference Manual Rev 1 xxxii Freescale Semiconductor...
Страница 46: ...MCF5253 Introduction MCF5253 Reference Manual Rev 1 1 14 Freescale Semiconductor...
Страница 62: ...Signal Description MCF5253 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Страница 98: ...Instruction Cache MCF5253 Reference Manual Rev 1 5 10 Freescale Semiconductor...
Страница 104: ...Static RAM SRAM MCF5253 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Страница 128: ...Synchronous DRAM Controller Module MCF5253 Reference Manual Rev 1 7 24 Freescale Semiconductor...
Страница 144: ...Bus Operation MCF5253 Reference Manual Rev 1 8 16 Freescale Semiconductor...
Страница 176: ...System Integration Module SIM MCF5253 Reference Manual Rev 1 9 32 Freescale Semiconductor...
Страница 198: ...Analog to Digital Converter ADC MCF5253 Reference Manual Rev 1 12 6 Freescale Semiconductor...
Страница 246: ...DMA Controller MCF5253 Reference Manual Rev 1 14 18 Freescale Semiconductor...
Страница 282: ...UART Modules MCF5253 Reference Manual Rev 1 15 36 Freescale Semiconductor...
Страница 298: ...Queued Serial Peripheral Interface QSPI Module MCF5253 Reference Manual Rev 1 16 16 Freescale Semiconductor...
Страница 344: ...Audio Interface Module AIM MCF5253 Reference Manual Rev 1 17 46 Freescale Semiconductor...
Страница 362: ...I2 C Modules MCF5253 Reference Manual Rev 1 18 18 Freescale Semiconductor...
Страница 370: ...Boot ROM MCF5253 Reference Manual Rev 1 19 8 Freescale Semiconductor...