UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
441 of 464
NXP Semiconductors
UM10850
Chapter 32: ARM Cortex Appendix
•
There are links at the bottom of user guide chapters to download a PDF file of the
user guide.
This section of this manual describes the Cortex-M0+ implementation options and any
other distinctions that apply for the LPC5410x devices.
32.2.1 Cortex-M0+ implementation options
The Cortex™-M0+ provides a number of implementation options. These are given below
for the LPC5410x.
•
An MPU is not included for the Cortex-M0+.
•
32 interrupts are implemented for the Cortex-M0+. Not all interrupts are available on
all part numbers.
•
The vector table offset register is included.
•
The multiplier configuration is the low power, 32-clock version.
•
Sleep mode power-saving: NXP microcontrollers extend the number of reduced
power modes beyond what is directly supported by the Cortex-M0+. Details of
reduced power modes and wake-up possibilities on the LPC5410x can be found in
•
Reset of the Cortex-M0+ resets the CPU register bank.
•
Memory features: The memory map for LPC5410x devices is shown in
•
SysTick timer: The SysTick timer is included for the Cortex-M0+, for details see
.
In addition, there are debug and trace options, see
.