UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
194 of 464
NXP Semiconductors
UM10850
Chapter 13: LPC5410x SCTimer/PWM (SCT0)
Remark:
If the SCTimer/PWM is operating as two 16-bit counters, events can only modify
the state of the outputs when neither counter is halted. This is true regardless of what
triggered the event.
Table 236. SCT output clear register (OUT[0:7]_CLR, address 0x5000 4504 (OUT0_CLR) to 0x5000 453C
(OUT7_CLR)) bit description
Bit
Symbol
Description
Reset
value
15:0
CLR
A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0,
event 1 = bit 1, … up to the number of bits = number of events in this SCT.
When the counter is used in bi-directional mode, it is possible to reverse the action specified by
the output set and clear registers when counting down, See the OUTPUTCTRL register.
0
31:16
-
Reserved
-