UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
214 of 464
NXP Semiconductors
UM10850
Chapter 14: LPC5410x Standard counter/timers (CT32B0/1/2/3/4)
14.7.9 Capture Registers
Each Capture register is associated with one capture channel and may be loaded with the
counter/timer value when a specified event occurs on the signal defined for that capture
channel. The signal could originate from an external pin or from an internal source. The
settings in the Capture Control Register register determine whether the capture function is
enabled, and whether a capture event happens on the rising edge of the associated
signal, the falling edge, or on both edges.
14.7.10 External Match Register
The External Match Register provides both control and status of the external match pins.
In the descriptions below, “n” represents the timer number, 0 or 1, and “m” represent a
Match number, 0 through 3.
Match events for Match 0 and Match 1 in each timer can cause a DMA request, see
If the match outputs are configured as PWM output, the function of the external match
registers is determined by the PWM rules (
Section 14.8.1 “Rules for single edge
controlled PWM outputs” on page 219
Table 258. Address map CR[0:3] registers
Peripheral
Base address
Offset
Increment
Dimension
CT32B0
0x400B 4000
[0x02C:0x038]
0x4
4
CT32B1
0x400B 8000
[0x02C:0x038]
0x4
4
CT32B2
0x4000 4000
[0x02C:0x038]
0x4
4
CT32B3
0x4000 8000
[0x02C:0x038]
0x4
4
CT32B4
0x4000 C000
[0x02C:0x038]
0x4
4
Table 259. Timer capture registers (CR[0:3], address offsets [0x02C:0x038]) bit description
Bit
Symbol
Description
Reset value
31:0
CAP
Timer counter capture value.
0
Table 260. Address map EMR register
Peripheral
Base address
Offset
Increment
Dimension
CT32B0
0x400B 4000
0x03C
-
1
CT32B1
0x400B 8000
0x03C
-
1
CT32B2
0x4000 4000
0x03C
-
1
CT32B3
0x4000 8000
0x03C
-
1
CT32B4
0x4000 C000
0x03C
-
1