UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
352 of 464
NXP Semiconductors
UM10850
Chapter 24: LPC5410x System FIFO for Serial Peripherals
24.5.19 Control clear register for SPI0 and SPI1
The write-only CTLCLRSPI register allows disabling selected System FIFO
interrupts.Writing a 1 to a defined bit causes the related bit in CTLSETSPI to be cleared,
disabling the related interrupt. Writing 0 has no effect. Each SPI has a dedicated
CTLCLRSPI register.
24.5.20 Received data register for SPI0 and SPI1
The RXDATSPI register reads receive FIFO data that is an image of the SPI’s RXDAT
register. If SPI status is meant to be read along with data, a word read provides both. A
halfword read provides only the data without status. Each SPI has a dedicated RXDATSPI
register.
8
RXFLUSH
Receive FIFO flush. Writing a 1 to this bit forces the receive FIFO to be empty.
0
9
TXFLUSH
Transmit FIFO flush. Writing a 1 to this bit forces the transmit FIFO to be empty.
0
31:10 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 405. Control read and set register for SPIn (CTLSETSPI[0:1], address offset [0x200C:0x210C]) bit description
Bit
Symbol
Description
Reset Value
Table 406. Address map CTLCLRSPI[0:1] registers
Peripheral
Base address
Offset
Increment
Dimension
VFIFO
0x1C03 8000
[0x2010:0x2110]
0x100
2
Table 407. Control read and clear register for SPIn (CTLCLRSPI[0:1], address offset [0x2010:0x2110]) bit description
Bit
Symbol
Description
Reset Value
31:0
-
Writing ones to this register clears the corresponding bit or bits in the
CTLSETSPI register, if they are implemented.
Bits that do not correspond to defined bits in CTLSETSPI are reserved and only
zeroes should be written to them.
NA
0
RXTHINTCLR
Receive FIFO Threshold Interrupt clear.
0
1
TXTHINTCLR
Transmit FIFO Threshold Interrupt clear.
0
3:2
-
Reserved. Read value is undefined, only zero should be written.
NA
4
RXTIMEOUT
INTCLR
Receive FIFO Timeout Interrupt clear.
0
7:5
-
Reserved. Read value is undefined, only zero should be written.
NA
8
RXFLUSHCLR
Receive FIFO flush clear. Allows the Rx FIFO to operate if it is being flushed via
the RXFLUSH bit in CTLSETSPI.
0
9
TXFLUSHCLR
Transmit FIFO flush clear. Allows the Tx FIFO to operate if it is being flushed via
the TXFLUSH bit in CTLSETSPI.
0
31:10 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 408. Address map RXDATSPI[0:1] registers
Peripheral
Base address
Offset
Increment
Dimension
VFIFO
0x1C03 8000
[0x2014:0x2114]
0x100
2