UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
339 of 464
NXP Semiconductors
UM10850
Chapter 24: LPC5410x System FIFO for Serial Peripherals
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
CTLCLRSPI1
W1
0x2110
SPI1 control clear register. Writing a 1 to any implemented
bit position causes the corresponding bit in the related
CTLSET register to be cleared.
NA
RXDATSPI1
RO
0x2114
SPI1 received data. These registers are half word
addressable.
NA
TXDATCTLSPI1
WO 0x2118
SPI1
transmit
data. These registers are half word
addressable.
NA
Table 373. Register overview: FIFO register map (base address 0x1C03 8000)
Name
Access
Address
Offset
Description
Reset
Value
[1]
Refer-
ence