UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
16 of 464
NXP Semiconductors
UM10850
Chapter 3: LPC5410x Nested Vectored Interrupt Controller (NVIC)
4
GINT0
GPIO group 0 interrupt
Enabled pin interrupts
5
PIN_INT0
Pin interrupt 0 or pattern match engine slice 0 int
PSTAT - pin interrupt status
6
PIN_INT1
Pin interrupt 1or pattern match engine slice 1 int
PSTAT - pin interrupt status
7
PIN_INT2
Pin interrupt 2 or pattern match engine slice 2 int
PSTAT - pin interrupt status
8
PIN_INT3
Pin interrupt 3 or pattern match engine slice 3 int
PSTAT - pin interrupt status
9
UTICK
Micro-tick Timer interrupt
INTR
10
MRT
Multi-rate timer interrupt
Global MRT interrupts: GFLAG0, 1, 2, 3
11
CT32B0
Standard counter/timer CT32B0 interrupt
Match and Capture interrupts
12
CT32B1
Standard counter/timer CT32B1 interrupt
Match and Capture interrupts
13
CT32B2
Standard counter/timer CT32B2 interrupt
Match and Capture interrupts
14
CT32B3
Standard counter/timer CT32B3 interrupt
Match and Capture interrupts
15
CT32B4
Standard counter/timer CT32B4 interrupt
Match and Capture interrupts
16
SCT0
State configurable timer interrupt
EVFLAG SCT event
17
UART0
USART0 interrupt
18
UART1
USART1 interrupt
Same as USART0
19
UART2
USART2 interrupt
Same as USART0
20
UART3
USART3 interrupt
Same as USART0
21
I2C0
I2C0 interrupt
See
22
I2C1
I2C1 interrupt
Same as I2C0
23
I2C2
I2C2 interrupt
Same as I2C0
24
SPI0
SPI0 interrupt
See
25
SPI1
SPI1 interrupt
Same as SPI0
26
ADC0_SEQA
ADC0 sequence A completion.
See
27
ADC0_SEQB
ADC0 sequence B completion.
See
28
ADC0_THCMP
ADC0 threshold compare and error.
See
29
RTC
RTC alarm and wake-up interrupts
30
(reserved)
-
-
31
MAILBOX
Mailbox interrupt (present on LPC54102 devices)
Mailbox Interrupt
The following interrupts are supported only on the Cortex-M4
32
GINT1
GPIO group 1 interrupt
Enabled pin interrupts
33
PIN_INT4
Pin interrupt 4 or pattern match engine slice 4 int
PSTAT - pin interrupt status
34
PIN_INT5
Pin interrupt 5 or pattern match engine slice 5 int
PSTAT - pin interrupt status
35
PIN_INT6
Pin interrupt 6 or pattern match engine slice 6 int
PSTAT - pin interrupt status
36
PIN_INT7
Pin interrupt 7 or pattern match engine slice 7 int
PSTAT - pin interrupt status
39:37
(reserved)
-
-
40
RIT
Repetitive Interrupt Timer
RITINT; masked compare interrupt
Table 2.
Connection of interrupt sources to the NVIC
Interrupt
Name
Description
Flags