UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
96 of 464
NXP Semiconductors
UM10850
Chapter 7: LPC5410x I/O pin configuration (IOCON)
10
OD
Controls open-drain mode.
0
0
Normal. Normal push-pull output
1
Open-drain. Simulated open-drain output (high drive disabled)
31:11
-
Reserved. Read value is undefined, only zero should be written.
NA
Table 116. Type A IOCON registers(PIO0_[29:31], address offsets [0x074:0x07C]) bit description
Bit
Symbol
Value
Description
Reset
value
Table 117. Address map PIO1_[0:8] registers
Peripheral
Base address
Offset
Increment
Dimension
IOCON
0x4001 C000
[0x080:0x0A0]
0x4
9
Table 118. Type A IOCON registers(PIO1_[0:8], address offsets [0x080:0x0A0]) bit description
Bit
Symbol
Value
Description
Reset
value
2:0
FUNC
Selects pin function.
0
4:3
MODE
Selects function mode (on-chip pull-up/pull-down resistor control).
10
0x0
Inactive. Inactive (no pull-down/pull-up resistor enabled).
0x1
Pull-down. Pull-down resistor enabled.
0x2
Pull-up. Pull-up resistor enabled.
0x3
Repeater. Repeater mode.
5
-
Reserved. Read value is undefined, only zero should be written.
NA
6
INVERT
Input polarity.
0
0
Disabled. Input function is not inverted.
1
Enabled. Input is function inverted.
7
DIGIMODE
Select Analog/Digital mode.
1
0
Analog mode.
1
Digital mode.
8
FILTEROFF
Controls input glitch filter.
1
0
Filter enabled. Noise pulses below approximately 10 ns are filtered out
1
Filter disabled. No input filtering is done
9
-
Reserved. Read value is undefined, only zero should be written.
NA
10
OD
Controls open-drain mode.
0
0
Normal. Normal push-pull output
1
Open-drain. Simulated open-drain output (high drive disabled)
31:11
-
Reserved. Read value is undefined, only zero should be written.
NA