UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
173 of 464
NXP Semiconductors
UM10850
Chapter 13: LPC5410x SCTimer/PWM (SCT0)
MATCH0_H to
MATCH12_H
R/W
0x102 to
0x132
SCT match value register of match channels 0 to
12; high counter 16-bit; REGMODE0_H to
REGMODE12_H = 0
0x0000 0000
CAP0 to CAP12
R/W
0x100 to
0x130
SCT capture register of capture channel 0 to 12;
REGMODE0 to REGMODE12 = 1
0x0000 0000
CAP0_L to
CAP12_L
R/W
0x100 to
0x130
SCT capture register of capture channel 0 to 12; low
counter 16-bit; REGMODE0_L to REGMODE12_L =
1
0x0000 0000
CAP0_H to
CAP12_H
R/W
0x102 to
0x132
SCT capture register of capture channel 0 to 12;
high counter 16-bit; REGMODE0_H to
REGMODE12_H = 1
0x0000 0000
MATCHREL0 to
MATCHREL12
R/W
0x200 to
0x230
SCT match reload value register 0 to 12;
REGMODE0 = 0 to REGMODE12 = 0
0x0000 0000
MATCHREL0_L to
MATCHREL12_L
R/W
0x200 to
0x230
SCT match reload value register 0 to 12; low
counter 16-bit; REGMODE0_L = 0 to
REGMODE12_L = 0
0x0000 0000
MATCHREL0_H to
MATCHREL12_H
R/W
0x202 to
0x232
SCT match reload value register 0 to 12; high
counter 16-bit; REGMODE0_H = 0 to
REGMODE12_H = 0
0x0000 0000
CAPCTRL0 to
CAPCTRL12
R/W
0x200 to
0x230
SCT capture control register 0 to 12; REGMODE0 =
1 to REGMODE12 = 1
0x0000 0000
CAPCTRL0_L to
CAPCTRL12_L
R/W
0x200 to
0x230
SCT capture control register 0 to 12; low counter
16-bit; REGMODE0_L = 1 to REGMODE12_L = 1
0x0000 0000
CAPCTRL0_H to
CAPCTRL12_H
R/W
0x202 to
0x232
SCT capture control register 0 to 12; high counter
16-bit; REGMODE0 = 1 to REGMODE12 = 1
0x0000 0000
EV0_STATE
R/W
0x300
SCT event state register 0
0x0000 0000
EV0_CTRL
R/W
0x304
SCT event control register 0
0x0000 0000
EV1_STATE
R/W
0x308
SCT event state register 1
0x0000 0000
EV1_CTRL
R/W
0x30C
SCT event control register 1
0x0000 0000
EV2_STATE
R/W
0x310
SCT event state register 2
0x0000 0000
EV2_CTRL
R/W
0x314
SCT event control register 2
0x0000 0000
EV3_STATE
R/W
0x318
SCT event state register 3
0x0000 0000
EV3_CTRL
R/W
0x31C
SCT event control register 3
0x0000 0000
EV4_STATE
R/W
0x320
SCT event state register 4
0x0000 0000
EV4_CTRL
R/W
0x324
SCT event control register4
0x0000 0000
EV5_STATE
R/W
0x328
SCT event state register 5
0x0000 0000
EV5_CTRL
R/W
0x32C
SCT event control register 5
0x0000 0000
EV6_STATE
R/W
0x330
SCT event state register 6
0x0000 0000
EV6_CTRL
R/W
0x334
SCT event control register 6
0x0000 0000
EV7_STATE
R/W
0x338
SCT event state register 7
0x0000 0000
EV7_CTRL
R/W
0x33C
SCT event control register 7
0x0000 0000
EV8_STATE
R/W
0x340
SCT event state register 8
0x0000 0000
EV8_CTRL
R/W
0x344
SCT event control register 8
0x0000 0000
EV9_STATE
R/W
0x348
SCT event state register 9
0x0000 0000
EV9_CTRL
R/W
0x34C
SCT event control register 9
0x0000 0000
Table 209. Register overview: State Configurable Timer SCT/PWM (base address 0x5000 4000)
…continued
Name
Access
Offset
Description
Reset value
Reference