UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
39 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
Remark:
Note that this selection is internally synchronized: the clock being switched from
and the clock being switched to must both be running and have occurred in specific states
before the selection actually changes.
4.5.19 CLKOUT clock source select register A
This register pre-selects one of the internal oscillators for the clock sources visible on the
CLKOUT pin. The final selection for the CLKOUT clock source is done in the CLKOUT
clock source B register.
Remark:
Note that this selection is internally synchronized: the clock being switched from
and the clock being switched to must both be running and have occurred in specific states
before the selection actually changes.
4.5.20 CLKOUT clock source select register B
This register selects the clock source visible on the CLKOUT pin. The internal oscillators
are pre-selected in the CLKOUTSELA register (see
Remark:
Note that this selection is internally synchronized: the clock being switched from
and the clock being switched to must both be running and have occurred in specific states
before the selection actually changes.
Table 47.
ADC clock source select (ADCCLKSEL, address 0x4000 008C) bit description
Bit
Symbol
Value
Description
Reset value
1:0
SEL
ADC clock source.
0
0x0
Main clock
0x1
System PLL output
0x2
IRC Oscillator
0x3
reserved
31:2
-
Reserved
-
Table 48.
CLKOUT clock source select register (CLKOUTSELA, address 0x4000 0094) bit
description
Bit
Symbol
Value
Description
Reset value
1:0
SEL
CLKOUT clock source
0
0x0
Main clock
0x1
CLKIN
0x2
Watchdog oscillator
0x3
IRC oscillator
31:2
-
-
Reserved
-