UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
122 of 464
NXP Semiconductors
UM10850
Chapter 10: LPC5410x Pin interrupt and pattern match (PINT)
10.6 Register description
Table 156. Register overview: Pin interrupts/pattern match engine (base address: 0x4001 8000)
Name
Access
Address
offset
Description
Reset
value
Reference
ISEL
R/W
0x000
Pin Interrupt Mode register
0
IENR
R/W
0x004
Pin interrupt level or rising edge interrupt enable register
0
SIENR
WO
0x008
Pin interrupt level or rising edge interrupt set register
NA
CIENR
WO
0x00C
Pin interrupt level (rising edge interrupt) clear register
NA
IENF
R/W
0x010
Pin interrupt active level or falling edge interrupt enable register
0
SIENF
WO
0x014
Pin interrupt active level or falling edge interrupt set register
NA
CIENF
WO
0x018
Pin interrupt active level or falling edge interrupt clear register
NA
RISE
R/W
0x01C
Pin interrupt rising edge register
0
FALL
R/W
0x020
Pin interrupt falling edge register
0
IST
R/W
0x024
Pin interrupt status register
0
PMCTRL
R/W
0x028
Pattern match interrupt control register
0
PMSRC
R/W
0x02C
Pattern match interrupt bit-slice source register
0
PMCFG
R/W
0x030
Pattern match interrupt bit slice configuration register
0