UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
37 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.11 Peripheral reset control clear register 1
Writing a 1 to a bit position in PRESETCTRLCLR1 clears the corresponding position in
PRESETCTRL1. This is a write-only register. For bit assignments, see
.
4.5.12 POR captured value of port 0
The PIOPORCAP0 register captures the state of GPIO port 0 at power-on-reset. Each bit
represents the power-on reset state of one GPIO pin. This register is a read-only register.
4.5.13 POR captured value of port 1
The PIOPORCAP1 register captures the state of GPIO port 1 at power-on-reset. Each bit
represents the power-on reset state of one GPIO pin. This register is a read-only register.
4.5.14 Reset captured value of port 0
The PIORESCAP0 register captures the state of GPIO port 0 when a reset other than a
power-on reset occurs. Each bit represents the reset state of one GPIO pin. This register
is a read-only register.
4.5.15 Reset captured value of port 1
The PIORESCAP0 register captures the state of GPIO port 1 when a reset other than a
power-on reset occurs. Each bit represents the reset state of one GPIO pin. This register
is a read-only register.
Table 40.
Peripheral reset control clear register 1 (PRESETCTRLCLR1, address 0x4000 0058) bit description
Bit
Symbol
Description
Reset value
31:0
RST_CLR1
Writing ones to this register clears the corresponding bit or bits in the
PRESETCTRL1 register, if they are implemented.
Bits that do not correspond to defined bits in PRESETCTRL1 are reserved and only
zeroes should be written to them.
-
Table 41.
POR captured PIO status register 0 (PIOPORCAP0, address 0x4000 005C) bit description
Bit
Symbol
Description
Reset value
31:0
PIOPORCAP
State of PIO0_31 through PIO0_0 at power-on reset
Depends on external circuitry
Table 42.
POR captured PIO status register 1 (PIOPORCAP1, address 0x4000 0060) bit description
Bit
Symbol
Description
Reset value
31:0
PIOPORCAP
State of PIO1_31 through PIO1_0 at power-on reset
Depends on external circuitry
Table 43.
Reset captured PIO status register 0 (PIORESCAP0, address 0x4000 0068) bit description
Bit
Symbol
Description
Reset value
31:0
PIORESCAP
State of PIO0_31 through PIO0_0 for resets other than POR.
Depends on external circuitry
Table 44.
Reset captured PIO status register 1 (PIORESCAP1, address 0x4000 006C) bit description
Bit
Symbol
Description
Reset value
31:0
PIORESCAP
State of PIO1_31 through PIO1_0 for resets other than POR.
Depends on external circuitry