UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
9 of 464
NXP Semiconductors
UM10850
Chapter 1: LPC5410x Introductory information
1.3 Block diagram
Grey-shaded blocks show peripherals provide DMA request lines or that can provide hardware triggers for DMA transfers.
Fig 1.
Block diagram
0XOWLOD\HU
$+%0DWUL[
$50
&RUWH[0
'HEXJ,QWHUIDFH
-7$*ERXQGDU\
VFDQ
6HULDO:LUH
'HEXJ
'0$
UHJLVWHUV
&/.,1
)38
038
*3,2
$'&
FKELW
9),)2
UHJLVWHUV
'0$
FRQWUROOHU
6&7LPHU
&5&
HQJLQH
0DLOER[
$50
&RUWH[0
%RRW GULYHU
520N%
65$0
N%
)ODVK
N%
65$0
N%
)ODVK
DFFHOHUDWRU
$V\QF$3%
EULGJH
6\QF$3%
EULGJH
'FRGH
6\VWHP
,FRGH
86$57
[ELWWLPHUV77
63,
,&
$3%VODYHJURXS
)UDFWLRQDO5DWH*HQHUDWRU
0XOWLUDWH7LPHU
6\VWHPFRQWURO
[ELWWLPHUV777
308UHJLVWHUV
)ODVKUHJLVWHUV
,2FRQILJXUDWLRQ
*3,2JOREDOLQWHUUXSWV
)UHTXHQF\0HDVXUHPHQW8QLW
:DWFKGRJRVFLOODWRU
:LQGRZHG:DWFKGRJ
57&3RZHU'RPDLQ
N+]
RVFLOODWRU
57&$ODUP
5HDO7LPH&ORFN
GLYLGHU
0LFUR7LFN7LPHU
$3%VODYHJURXS
5(6(7
FORFNJHQHUDWLRQ
SRZHUFRQWURO
DQGRWKHU
V\VWHPIXQFWLRQV
&/.287
3RZHU2Q5HVHW
%URZQRXW'HWHFW
,QWHUQDO5&RVF
6\VWHP3//
65$0
N%