UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
364 of 464
NXP Semiconductors
UM10850
Chapter 25: LPC5410x 12-bit ADC controller (ADC0)
25.6 Register description
The reset value reflects the data stored in used bits only. It does not include reserved bits
content.
Table 415. Register overview: ADC (base address 0x1C03 4000)
Name
Access
Address
offset
Description
Reset
value
Reference
CTRL
R/W
0x000
ADC Control Register. Contains the clock divide value, resolution
selection, sampling time selection, and mode controls.
0x600
SEQA_CTRL
R/W
0x008
ADC Conversion Sequence-A control Register: Controls
triggering and channel selection for conversion sequence-A. Also
specifies interrupt mode for sequence-A.
0
SEQB_CTRL
R/W
0x00C
ADC Conversion Sequence-B Control Register: Controls
triggering and channel selection for conversion sequence-B. Also
specifies interrupt mode for sequence-B.
0
SEQA_GDAT
RO
0x010
ADC Sequence-A Global Data Register. This register contains
the result of the most recent ADC conversion performed under
sequence-A.
NA
SEQB_GDAT
RO
0x014
ADC Sequence-B Global Data Register. This register contains
the result of the most recent ADC conversion performed under
sequence-B.
NA
DAT0
RO
0x020
ADC Channel 0 Data Register. This register contains the result of
the most recent conversion completed on channel 0.
NA
DAT1
RO
0x024
ADC Channel 1 Data Register. This register contains the result of
the most recent conversion completed on channel 1.
NA
DAT2
RO
0x028
ADC Channel 2 Data Register. This register contains the result of
the most recent conversion completed on channel 2.
NA
DAT3
RO
0x02C
ADC Channel 3 Data Register. This register contains the result of
the most recent conversion completed on channel 3.
NA
DAT4
RO
0x030
ADC Channel 4 Data Register. This register contains the result of
the most recent conversion completed on channel 4.
NA
DAT5
RO
0x034
ADC Channel 5 Data Register. This register contains the result of
the most recent conversion completed on channel 5.
NA
DAT6
RO
0x038
ADC Channel 6 Data Register. This register contains the result of
the most recent conversion completed on channel 6.
NA
DAT7
RO
0x03C
ADC Channel 7 Data Register. This register contains the result of
the most recent conversion completed on channel 7.
NA
DAT8
RO
0x040
ADC Channel 8 Data Register. This register contains the result of
the most recent conversion completed on channel 7.
NA
DAT9
RO
0x044
ADC Channel 9 Data Register. This register contains the result of
the most recent conversion completed on channel 7.
NA
DAT10
RO
0x048
ADC Channel 10 Data Register. This register contains the result
of the most recent conversion completed on channel 7.
NA
DAT11
RO
0x04C
ADC Channel 11 Data Register. This register contains the result
of the most recent conversion completed on channel 7.
NA
THR0_LOW
R/W
0x050
ADC Low Compare Threshold Register 0: Contains the lower
threshold level for automatic threshold comparison for any
channels linked to threshold pair 0.
0x0