UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
289 of 464
NXP Semiconductors
UM10850
Chapter 22: LPC5410x Serial Peripheral Interfaces (SPI0/1)
22.6.5 SPI Interrupt Enable Clear register
The INTENCLR register is used to clear interrupt enable bits in the INTENSET register.
8
MSTIDLEEN
Master idle interrupt enable.
0
0
No interrupt will be generated when the SPI master function is idle.
1
An interrupt will be generated when the SPI master function is fully idle.
31:9 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 325. SPI Interrupt Enable read and Set register (INTENSET, offset 0x0C) bit description
Bit
Symbol
Value Description
Reset
value
Table 326. SPI Interrupt Enable clear register (INTENCLR, offset 0x10) bit description
Bit
Symbol
Description
Reset value
0
RXRDYEN
Writing 1 clears the corresponding bit in the INTENSET register.
0
1
TXRDYEN
Writing 1 clears the corresponding bit in the INTENSET register.
0
2
RXOVEN
Writing 1 clears the corresponding bit in the INTENSET register.
0
3
TXUREN
Writing 1 clears the corresponding bit in the INTENSET register.
0
4
SSAEN
Writing 1 clears the corresponding bit in the INTENSET register.
0
5
SSDEN
Writing 1 clears the corresponding bit in the INTENSET register.
0
7:6
-
Reserved. Read value is undefined, only zero should be written.
NA
8
MSTIDLE
Writing 1 clears the corresponding bit in the INTENSET register.
0
31:9
-
Reserved. Read value is undefined, only zero should be written.
NA