UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
338 of 464
NXP Semiconductors
UM10850
Chapter 24: LPC5410x System FIFO for Serial Peripherals
CFGUSART2
R/W
0x1200
USART2 configuration
0
STATUSART2
R/W
0x1204
USART2 status
0x300
INTSTATUSART2
RO
0x1208
USART2 interrupt status
0x300
CTLSETUSART2
RO/W1
0x120C
USART2 control read and set register. A complete value
may be read from this register. Writing a 1 to any
implemented bit position causes that bit to be set.
0
CTLCLRUSART2
W1
0x1210
USART2 control clear register. Writing a 1 to any
implemented bit position causes the corresponding bit in
the related CTLSET register to be cleared.
NA
RXDATUSART2
RO
0x1214
USART2 received data
NA
RXDATSTATUSART2 RO
0x1218
USART2 received data with status
NA
TXDATUSART2
WO
0x121C
USART2 transmit data
0
CFGUSART3
R/W
0x1300
USART3 configuration
0
STATUSART3
R/W
0x1304
USART3 status
0x300
INTSTATUSART3
RO
0x1308
USART3 interrupt status
0x300
CTLSETUSART3
RO/W1
0x130C
USART3 control read and set register. A complete value
may be read from this register. Writing a 1 to any
implemented bit position causes that bit to be set.
0
CTLCLRUSART3
W1
0x1310
USART3 control clear register. Writing a 1 to any
implemented bit position causes the corresponding bit in
the related CTLSET register to be cleared.
NA
RXDATUSART3
RO
0x1314
USART3 received data
NA
RXDATSTATUSART3 RO
0x1318
USART3 received data with status
NA
TXDATUSART3
WO
0x131C
USART3 transmit data
0
SPI specific registers
CFGSPI0
R/W
0x2000
SPI0 configuration
0
STATSPI0
R/W
0x2004
SPI0 status
0x300
INTSTATSPI0
RO
0x2008
SPI0 interrupt status
0x300
CTLSETSPI0
RO/W1
0x200C
SPI0 control read and set register. A complete value may
be read from this register. Writing a 1 to any implemented
bit position causes that bit to be set.
0
CTLCLRSPI0
W1
0x2010
SPI0 control clear register. Writing a 1 to any implemented
bit position causes the corresponding bit in the related
CTLSET register to be cleared.
NA
RXDATSPI0
RO
0x2014
SPI0 received data. These registers are half word
addressable.
NA
TXDATCTLSPI0
WO 0x2018
SPI0
transmit
data. These registers are half word
addressable.
NA
CFGSPI1
R/W
0x2100
SPI1 configuration
0
STATSPI1
R/W
0x2104
SPI1 status
0x300
INTSTATSPI1
RO
0x2108
SPI1 interrupt status
0x300
CTLSETSPI1
RO/W1
0x210C
SPI1 control read and set register. A complete value may
be read from this register. Writing a 1 to any implemented
bit position causes that bit to be set.
0
Table 373. Register overview: FIFO register map (base address 0x1C03 8000)
Name
Access
Address
Offset
Description
Reset
Value
[1]
Refer-
ence