UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
112 of 464
NXP Semiconductors
UM10850
Chapter 9: LPC5410x General Purpose I/O (GPIO)
9.5.9 GPIO port toggle registers
Output bits can be toggled/inverted/complemented by writing ones to these write-only
registers, regardless of MASK registers.
9.5.10 GPIO port direction set registers
Direction bits can be set by writing ones to these registers.
9.5.11 GPIO port direction clear registers
Direction bits can be cleared by writing ones to these write-only registers.
Table 150. GPIO clear port register (CLR[0:1], address offset [0x2280:0x2284]) bit description
Bit
Symbol
Description
Reset value
Access
31:0
CLRP
Clear output bits. Supported pins depends on the specific device and package.
0 = No operation.
1 = Clear output bit.
NA
WO
Table 151. Address map NOT[0:1] registers
Peripheral
Base address
Offset
Increment
Dimension
GPIO
0x1C00 0000
[0x2300:0x2304]
0x4
2
Table 152. GPIO toggle port register (NOT[0:1], address offset [0x2300:0x2304]) bit description
Bit
Symbol
Description
Reset value
Access
31:0
NOTP
Toggle output bits. Supported pins depends on the specific device and package.
0 = no operation.
1 = Toggle output bit.
NA
WO
Table 153. GPIO port direction set register (DIRSET[0:1], offset 0x2380:0x2384) bit description
Bit
Symbol
Description
Reset value
Access
28:0
DIRSETP
Set direction bits (bit 0 = PIOn_0, bit 1 = PIOn_1, etc.). Supported pins
depends on the specific device and package.
0 = No operation.
1 = Set direction bit.
0x0
WO
31:29
-
Reserved.
0x0
-
Table 154. GPIO port direction clear register (DIRCLR[0:1], offset 0x2400:0x2404) bit description
Bit
Symbol
Description
Reset value
Access
28:0
DIRCLRP
Clear direction bits (bit 0 = PIOn_0, bit 1 = PIOn_1, etc.). Supported pins
depends on the specific device and package.
0 = No operation.
1 = Clear direction bit.
NA
WO
31:29
-
Reserved.
0x0
-