UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
347 of 464
NXP Semiconductors
UM10850
Chapter 24: LPC5410x System FIFO for Serial Peripherals
24.5.11 Control clear register for USARTn
The write-only CTLCLRUSART register allows disabling selected FIFO interrupts.Writing
a 1 to a defined bit causes the related bit in CTLSETUSART to be set, disabling the
related interrupt. Writing 0 has no effect. Each USART has a dedicated CTLCLRUSART
register.
24.5.12 Received data register for USARTn
The RXDATUSART register reads receive FIFO data that is an image of the USART’s
RXDAT register. If USART status is meant to be read along with data, the
RXDATSTATUSART register should be used instead of RXDATUSART. Each USART has
a dedicated RXDATUSART register.
4
RXTIMEOUT
INTEN
Receive FIFO Timeout Interrupt Enable. When enabled, this also enables the
timeout for this USART. Writing a 1 to this bit resets the USART timeout logic.
0
7:5
-
Reserved. Read value is undefined, only zero should be written.
NA
8
RXFLUSH
Receive FIFO flush. Writing a 1 to this bit forces the receive FIFO to be empty.
0
9
TXFLUSH
Transmit FIFO flush. Writing a 1 to this bit forces the transmit FIFO to be empty.
0
31:10 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 389. Control read and set register for USARTn (CTLSETUSART[0:3], address offset [0x100C:0x130C]) bit
description
Bit
Symbol
Description
Reset Value
Table 390. Address map CTLCLRUSARTT[0:3] registers
Peripheral
Base address
Offset
Increment
Dimension
VFIFO
0x1C03 8000
[0x1010:0x1310]
0x100
4
Table 391. Control read and clear register for USARTn (CTLCLRUSART[0:3], address offset [0x1010:0x1310]) bit
description
Bit
Symbol
Description
Reset
Value
0
RXTHINTCLR
Receive FIFO Threshold Interrupt clear.
NA
1
TXTHINTCLR
Transmit FIFO Threshold Interrupt clear.
NA
3:2
-
Reserved. Read value is undefined, only zero should be written.
NA
4
RXTIMEOUTINTCLR
Receive FIFO Time-out Interrupt clear.
NA
7:5
-
Reserved. Read value is undefined, only zero should be written.
NA
8
RXFLUSHCLR
Receive FIFO flush clear.
0
9
TXFLUSHCLR
Transmit FIFO flush clear.
0
31:10 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 392. Address map RXDATUSART[0:3] registers
Peripheral
Base address
Offset
Increment
Dimension
VFIFO
0x1C03 8000
[0x1014:0x1314]
0x100
4